

# **CPUID Specification**

Publication # 25481 Revision: 2.16

Issue Date: September 2005



#### © 2002–2005 Advanced Micro Devices, Inc. All rights reserved.

The contents of this document are provided in connection with Advanced Micro Devices, Inc. ("AMD") products. AMD makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in AMD's Standard Terms and Conditions of Sale, AMD assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right.

AMD's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of AMD's product could create a situation where personal injury, death, or severe property or environmental damage may occur. AMD reserves the right to discontinue or make changes to its products at any time without notice.

#### **Trademarks**

AMD, the AMD Arrow logo, and combinations thereof, 3DNow!, and AMD PowerNow! are trademarks of Advanced Micro Devices, Inc.

MMX and HTT are trademarks of Intel Corporation.

Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

## **Table of Contents**

| 1 | Overview                                                                      | . 0  |
|---|-------------------------------------------------------------------------------|------|
|   | 1.1 Reference Documents                                                       | 6    |
|   | 1.2 Conventions                                                               | 6    |
|   | 1.3 Definitions                                                               | . 7  |
|   | 1.4 CPUID Function Select                                                     |      |
|   | 1.5 Standard, Extended, and Undefined Functions                               | . 7  |
| 2 | CPUID Function Specification                                                  | 9    |
|   | CPUID Fn0000_0000: Processor Vendor and Largest Standard Function Number      | 9    |
|   | CPUID Fn0000_0001_EAX: Family, Model, Stepping Identifiers                    | 9    |
|   | CPUID Fn0000_0001_EBX: LocalApicId, LogicalProcessorCount, CLFlush, 8BitBrand | d 10 |
|   | CPUID Fn0000_0001_ECX: Feature Identifiers                                    | 10   |
|   | CPUID Fn0000_0001_EDX: Feature Identifiers                                    | 11   |
|   | CPUID Fn8000_0000: Processor Vendor and Largest Extended Function Number      | 12   |
|   | CPUID Fn8000_0001_EAX: AMD Family, Model, Stepping                            | 12   |
|   | CPUID Fn8000_0001_EBX: BrandId Identifier                                     | 13   |
|   | CPUID Fn8000_0001_ECX: Feature Identifiers                                    | 13   |
|   | CPUID Fn8000_0001_EDX: Feature Identifiers                                    | 13   |
|   | CPUID Fn8000_000[4:2]: Processor Name String Identifier                       | 14   |
|   | CPUID Fn8000_0005: L1 Cache and TLB Identifiers                               | 15   |
|   | CPUID Fn8000_0006: L2 Cache and L2 TLB Identifiers                            | 15   |
|   | CPUID Fn8000_0007: Advanced Power Management Information                      | 17   |
|   | CPUID Fn8000_0008: Long Mode Address Size Identifiers                         | 17   |
|   | CPUID Fn8000_0009: Reserved                                                   | 17   |
|   | CPUID Fn8000_000A: SVM Revision and Feature Identification                    | 18   |
|   | CPUID Fn8000_00[19:0B]: Reserved                                              | 18   |
| 3 | LogicalProcessorCount, CmpLegacy, HTT, and NC                                 | 19   |



CPUID Specification

25481 Rev. 2.16 September 2005

# **Revision History**

| Date                                                        | Rev  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| September 2005                                              | 2.16 | <ul> <li>Reformatted document for clarity.</li> <li>Moved the chapter titled "Programming The Processor Name String" to the processor revision guide.</li> <li>Added definition for HTT, CmpLegacy, and LogicalProcessorCount for multi-threading.</li> <li>See "LogicalProcessorCount, CmpLegacy, HTT, and NC" on page 19.</li> <li>See CPUID Fn8000_0001_ECX for CmpLegacy.</li> <li>See CPUID Fn0000_0001_EBX for LogicalProcessorCount.</li> <li>See CPUID Fn0000_0001_EDX for HTT.</li> <li>Extended BrandID (BrandId[15:12]) definition to CPUID Fn8000_0001_EBX.</li> <li>Added SVM. See CPUID Fn8000_0001_ECX.</li> <li>Added SVM definition to CPUID Fn8000_000A.</li> <li>Added CMPXCHG16B. See CPUID Fn8000_0001_ECX.</li> <li>Added AltMovCr8. See CPUID Fn8000_0001_ECX.</li> <li>Added LahfSahf. See CPUID Fn8000_0001_ECX.</li> <li>Added RDTSCP. See CPUID Fn8000_0001_EDX.</li> </ul> |  |
| See revision 2.15 for the change history prior to rev 2.16. |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |

#### 1 Overview

This document specifies the CPUID instruction functions and return values in the EAX, EBX, ECX, and EDX registers, for all processors of family 0Fh or greater. The architectural definition of the CPUID instruction is also documented in the section titled "CPUID" in the AMD64 Architectural Programmer's Manual Volume 3: General-Purpose and System Instructions, order #24594.

#### 1.1 Reference Documents

The following documents provide background information:

- *AMD64 Architecture Programmer's Manual*, volumes 1 to 5. (Order #'s 24592, 24593, 24594, 26568, 26569)
- BIOS and Kernel Developers Guide (BKDG) for the specific result value for each of the registers affected by the CPUID instruction for each function. The order number will vary by processor family and sometimes by processor model.
- AMD Processor Recognition Application Note for the definition of CPUID for processors less than family 0Fh. (Order# 20734)
- Processor Revision Guide for how to program the processor name string.

#### 1.2 Conventions

The following conventions are used in this document:

- The convention for referring to CPUID functions is CPUID FnXXXX\_XXXX, where the CPUID function is XXXX\_XXXXh. E.g., CPUID Fn0000\_0001.
- The convention for referring to CPUID capability fields is CPUID FnXXXX\_XXXX\_RRR[FieldName], where RRR is the register (EAX, EBX, ECX, EDX) and FieldName is the name of the capability field. E.g., CPUID Fn8000 0001 EDX[SVM].
- Unless otherwise specified, the 1-bit feature fields are encoded as 1=Feature is supported by the processor; 0=Feature is not supported by the processor.
- References to the AMD64 Architecture Programmer's Manual are abbreviated as APMn, where n specifies the volume, from 1 to 5.
- The 8-bit family of a processor (Family[7:0]) is determined by CPUID Fn0000\_0001\_EAX[Extended-Family,BaseFamily].

#### 1.2.1 Numbering

- Binary numbers. Binary numbers are indicated by appending a "b" at the end. E.g., 0110b.
- **Decimal numbers**. Unless specified otherwise, all numbers are decimal. Note: this rule does not apply to the register mnemonics; register mnemonics all utilize hexidecimal numbering.
- Hexidecimal numbers. Hexidecimal numbers are indicated by appending an "h" to the end. E.g., 45f8h.
- **Underscores in numbers**. Underscores are used to break up numbers to make them more readable. They do not imply any operation, e.g., 0110\_1100b.

#### 1.2.2 Arithmetic And Logical Operators

- {} Curly brackets are used to indicate a group of bits that are concatenated together. Each set of bits is separated by a comma, e.g., {10b,01b,1b}=10011b.
- | Logical OR operator.
- & Logical AND operator.

#### 1.3 Definitions

The following defines are used in this document:

- **APMn**. Abbreviation for the document titled "AMD64 Architecture Programmer's Manual", where n specifies the volume, from 1 to 5. (Order #'s 24592, 24593, 24594, 26568, 26569)
- **APMU**. Abbreviation for the document titled "AMD64 Architecture Programmer's Manual: Documentation Updates". (Order# 33633)
- **BKDG**. BIOS and Kernel Developer's Guide.
- CMP. Chip multi-processing. Refers to processors that include multiple CPU cores.
- CPU Core. Executes x86 instructions and contains a set of MSR's and APIC registers.
- **DW or Doubleword**. Double word. A 32-bit value.
- **Family**. An 8-bit value that identifies one or more processors as belonging to a group that possess some common definition for software or hardware purposes. See CPUID Fn0000\_0001\_EAX.
- **GB or Gbyte**. Gigabyte; 1,024 Mbytes.
- HTC. Hardware thermal control.
- **KB or Kbyte**. Kilobyte; 1024 Bytes.
- MB or Mbyte. Megabyte; 1024 Kbytes.
- Model. Model specifies one instance of a processor family. See CPUID Fn0000\_0001\_EAX.
- MSR. Model specific register. The CPU includes several MSRs for general configuration and control.
- **NB**. Northbridge. The transaction routing block of the processor.
- **Processor**. A single package that contains one or more CPU cores.
- **QW or Quadword**. Quad word. A 64-bit value.
- **OW or Octword**. Eight word. A 128-bit value.
- STC. Software thermal control.
- SVM. Secure virtual machine.
- Thread. One architectural context for instruction execution.

#### 1.4 CPUID Function Select

Processor feature capabilities and configuration information are provided through the CPUID instruction. Different information is accessed by (1) setting EAX to the function number, (2) executing the CPUID instruction, and (3) reading the results in EAX, EBX, ECX, and EDX. In the following sections, the phrase *CPUID function X* or *CPUID FnX* refers to the CPUID instruction when EAX is preloaded with X.

#### 1.5 Standard, Extended, and Undefined Functions

The CPUID instruction supports two sets or ranges of functions, standard and extended.

- The smallest function number of the standard function range is Fn0000\_0000. The largest function number of the standard function range, for a particular implementation, is returned in CPUID Fn0000\_0000\_EAX.
- The smallest function number of the extended function range is Fn8000\_0000. The largest function number of the extended function range, for a particular implementation, is returned in CPUID Fn8000\_0000\_EAX.

Functions that are neither standard or extended are undefined and should not be relied upon.

## **2 CPUID Function Specification**

This chapter defines each of the supported CPUID functions, both standard and extended.

#### CPUID Fn0000\_0000 Processor Vendor and Largest Standard Function Number

The values returned in EBX, ECX, and EDX for CPUID Fn0000\_0000 are the same values returned in EBX, ECX, and EDX for CPUID Fn8000 0000.

| Register | Bits | Description                                                                            |
|----------|------|----------------------------------------------------------------------------------------|
| EAX      | 31:0 | The largest CPUID standard-function input value supported by the processor implementa- |
|          |      | tion. See "Standard, Extended, and Undefined Functions" on page 7.                     |
| EBX,     | 31:0 | The 12 8-bit ASCII character codes to create the string "AuthenticAMD".                |
| ECX,     |      | EBX=6874_7541h "h t u A", ECX=444D_4163h "D M A c", EDX=6974_6E65h "i t n e".          |
| EDX      |      |                                                                                        |

#### CPUID Fn0000\_0001\_EAX Family, Model, Stepping Identifiers

The value returned in EAX is the processor identification signature and is identical for CPUID Fn0000\_0001 and CPUID Fn8000\_0001. This function is an identical copy of CPUID Fn8000\_0001\_EAX. Reserved fields should be masked before using the value of EAX for processor identification purposes. Three values are used by software to identify a processor: Family, Model, and Stepping.

The processor family is a way of identifying one or more processors as belonging to a group that possess some common definition for software or hardware purposes. Model specifies one instance of a processor family. Stepping identifies a particular version of a specific model. Therefore, Family, Model and Stepping, when taken together, form a unique identification or signature for a processor.

**Family** is an 8-bit value and is defined as: **Family**[7:0] = ({0000b,BaseFamily[3:0]} + ExtendedFamily[7:0]). E.g. If BaseFamily[3:0]=Fh and ExtendedFamily[7:0]=01h, then Family[7:0]=10h. If BaseFamily[3:0] is less than Fh then ExtendedFamily[7:0] is reserved and Family is equal to BaseFamily[3:0].

**Model** is an 8-bit value and is defined as: **Model[7:0]** = {ExtendedModel[3:0],BaseModel[3:0]}. E.g. If ExtendedModel[3:0]=Eh and BaseModel[3:0]=8h, then Model[7:0] = E8h. If BaseFamily[3:0] is less than Fh then ExtendedModel[3:0] is reserved and Model is equal to BaseModel[3:0].

**Stepping** is analogous to a revision number.

| 31 28         | 27             | 20 | 19 16         | 15 12         | 11 8       | 7 4       | 3 0      |
|---------------|----------------|----|---------------|---------------|------------|-----------|----------|
| Reserved, RAZ | ExtendedFamily |    | ExtendedModel | Reserved, RAZ | BaseFamily | BaseModel | Stepping |

| Bits  | Description                                                                                 |
|-------|---------------------------------------------------------------------------------------------|
| 31:28 | Reserved.                                                                                   |
| 27:20 | <b>ExtendedFamily</b> : processor extended family. See above for definition of Family[7:0]. |
| 19:16 | ExtendedModel: processor extended model. See above for definition of Model[7:0].            |
| 15:12 | Reserved.                                                                                   |
| 11:8  | <b>BaseFamily</b> : base processor family. See above for definition of Family[7:0].         |
| 7:4   | BaseModel: base processor model. See above for definition of Model[7:0].                    |
| 3:0   | <b>Stepping</b> : processor stepping (revision). The revision for a specific model.         |

## CPUID Fn0000\_0001\_EBX LocalApicId, LogicalProcessorCount, CLFlush, 8BitBrandId

This function returns miscellaneous information regarding the processor brand, the number of logical threads per processor socket, the CLFLUSH instruction and APIC.

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                     |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24 | <b>LocalApicId</b> : initial local APIC physical ID. The 8-bit value assigned to the local APIC physical ID register at power-up. Some of the bits of LocalApicId represent the CPU core within a processor and other bits represent the processor ID. See the APIC ID Register in the processor BKDG for details.                                                              |
| 23:16 | LogicalProcessorCount:  If CPUID Fn0000_0001_EDX[HTT]=1 then LogicalProcessorCount is the number of threads per CPU core times the number of CPU cores per processor. AMD currently does not support more than 1 thread per CPU core.  If CPUID Fn0000_0001_EDX[HTT]=0 then LogicalProcessorCount is reserved.  See "LogicalProcessorCount, CmpLegacy, HTT, and NC" on page 19. |
| 15:8  | <b>CLFlush</b> : CLFLUSH size. Specifies the size of a cache line in quadwords flushed by the CLFLUSH instruction. See the APM3 section titled "CLFLUSH".                                                                                                                                                                                                                       |
| 7:0   | <b>8BitBrandId</b> : 8 bit brand ID. This field, in conjunction with CPUID Fn8000_0001_EBX[BrandId], is used by BIOS to generate the processor name string. See the Processor Revision Guide for how to program the processor name string.                                                                                                                                      |

## **CPUID Fn0000\_0001\_ECX Feature Identifiers**

This function contains the following miscellaneous feature identifiers.

| Bits  | Description                                                                           |
|-------|---------------------------------------------------------------------------------------|
| 31:14 | Reserved.                                                                             |
| 13    | <b>CMPXCHG16B</b> : CMPXCHG16B instruction. See the APM3 section titled "CMPXCHG16B". |

| Bits | Description                                                                                                                                                                                                                  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12:1 | Reserved.                                                                                                                                                                                                                    |
|      | <b>SSE3</b> : SSE3 extensions. See the APM3 appendix titled "Instruction Subsets and CPUID Feature Sets" for the list of instructions covered by the SSE3 feature bit. See APM4 for the definition of the SSE3 instructions. |

## **CPUID Fn0000\_0001\_EDX Feature Identifiers**

This function contains the following miscellaneous feature identifiers.

| Bits  | Description                                                                                                                                                                                                                                                                    |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29 | Reserved.                                                                                                                                                                                                                                                                      |
| 28    | <b>HTT</b> : hyper-threading technology. Indicates either that there is more than 1 thread per CPU core or more than 1 CPU core per processor. AMD currently does not support more than 1 thread per CPU core. See "LogicalProcessorCount, CmpLegacy, HTT, and NC" on page 19. |
| 27    | Reserved.                                                                                                                                                                                                                                                                      |
| 26    | SSE2: SSE2 extensions. See the APM3 appendix section titled "CPUID Feature Sets".                                                                                                                                                                                              |
| 25    | SSE: SSE extensions. See the APM3 appendix titled "CPUID Feature Sets" and the APM1 chapter titled "64-Bit Media Programming".                                                                                                                                                 |
| 24    | <b>FXSR</b> : FXSAVE and FXRSTOR instructions. See the APM4 sections titled "FXSAVE" and "FXRSTOR".                                                                                                                                                                            |
| 23    | <b>MMX</b> : MMX <sup>TM</sup> instructions. See the APM3 appendix section titled "CPUID Feature Sets" and the APM1 chapter titled "128-Bit Media and Scientific Programming".                                                                                                 |
| 22:20 | Reserved.                                                                                                                                                                                                                                                                      |
| 19    | CLFSH: CLFLUSH instruction. See the APM3 section titled "CLFLUSH".                                                                                                                                                                                                             |
| 18    | Reserved.                                                                                                                                                                                                                                                                      |
| 17    | <b>PSE36</b> : page-size extensions. The PDE[16:13] supplies physical address [35:32]. See the APM2 chapter titled "Page Translation and Protection".                                                                                                                          |
| 16    | <b>PAT</b> : page attribute table. PCD, PTE, and PATi are used to alter memory type. See the APM2 chapter titled "Page Translation and Protection".                                                                                                                            |
| 15    | <b>CMOV</b> : conditional move instructions, CMOV, FCOMI, FCMOV. See the APM3 sections titled "CMOV", "FCOMI", "FCMOV".                                                                                                                                                        |
| 14    | MCA: machine check architecture, MCG_CAP. See the APM2 chapter titled "Machine Check Mechanism".                                                                                                                                                                               |
| 13    | <b>PGE</b> : page global extension, CR4.PGE. See the APM2 chapter titled "Page Translation and Protection".                                                                                                                                                                    |
| 12    | MTRR: memory-type range registers. MTRRcap supported. See the APM2 chapter titled "Page Translation and Protection".                                                                                                                                                           |
| 11    | SysEnterSysExit: SYSENTER and SYSEXIT instructions. See the APM3 sections titled "SYSENTER", "SYSEXIT".                                                                                                                                                                        |
| 10    | Reserved.                                                                                                                                                                                                                                                                      |

| Bits | Description                                                                                                                                                                                                                   |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9    | <b>APIC</b> . advanced programmable interrupt controller (APIC) exists and is enabled. See the APM2 chapter titled "Exceptions and Interrupts".                                                                               |
| 8    | CMPXCHG8B: CMPXCHG8B instruction. See the APM3 section titled "CMPXCHG8B".                                                                                                                                                    |
| 7    | MCE: machine check exception, CR4.MCE. See the APM2 chapter titled "Machine Check Mechanism".                                                                                                                                 |
| 6    | <b>PAE</b> : physical-address extensions (PAE), support for physical addresses >=32b. Number of physical address bits above 32b is implementation specific. See the APM2 chapter titled "Page Translation and Protection".    |
| 5    | MSR: AMD model-specific registers (MSRs), with RDMSR and WRMSR instructions. See the APM2 section titled "Model Specific Registers".                                                                                          |
| 4    | <b>TSC</b> : time stamp counter. RDTSC and RDTSCP instruction support. See the APM2 chapter titled "Debug and Performance Resources".                                                                                         |
| 3    | <b>PSE</b> : page-size extensions (4 MB pages), CR4.PSE, D bit in PDE, optional reserved bit trapping in CR3, PDE's and PTE's. See the APM2 chapter titled "Page Translation and Protection".                                 |
| 2    | <b>DE</b> : debugging extensions, IO breakpoints, CR4.DE. See the APM2 chapter titled "Debug and Performance Resources".                                                                                                      |
| 1    | <b>VME</b> : virtual-mode enhancements, CR4.VME, CR4.PVI, software interrupt indirection, expansion of the TSS with the software, indirection bitmap, EFLAGS.VIF, EFLAGS.VIP. See the APM2 chapter titled "System Resources". |
| 0    | <b>FPU</b> : x87 floating point unit on-chip. See the APM1 chapter titled "x87 Floating Point Programming".                                                                                                                   |

# **CPUID Fn8000\_0000 Processor Vendor and Largest Extended Function Number**

The values returned in EBX, ECX, and EDX for CPUID Fn8000\_0000 are the same values returned in EBX, ECX, and EDX for CPUID Fn0000\_0000.

| Register | Bits | Description                                                                          |
|----------|------|--------------------------------------------------------------------------------------|
| EAX      | 31:0 | The largest CPUID extended-function input value supported by the processor implemen- |
|          |      | tation. See "Standard, Extended, and Undefined Functions" on page 7.                 |
| EBX,     | 31:0 | The 12 8-bit ASCII character codes to create the string "AuthenticAMD".              |
| ECX,     |      | EBX=6874_7541h "h t u A", ECX=444D_4163h "D M A c", EDX=6974_6E65h "i t n e".        |
| EDX      |      |                                                                                      |

## CPUID Fn8000\_0001\_EAX AMD Family, Model, Stepping

Same as CPUID Fn0000\_0001\_EAX.

### CPUID Fn8000\_0001\_EBX BrandId Identifier

This function returns the extended brand ID field.

| Bits  | Description                                                                                                                                                                                                                          |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | Reserved.                                                                                                                                                                                                                            |
|       | <b>BrandId</b> : brand ID. This field, in conjunction with CPUID Fn0000_0001_EBX[8BitBrandId], is used by BIOS to generate the processor name string. See the Processor Revision Guide for how to program the processor name string. |

### CPUID Fn8000\_0001\_ECX Feature Identifiers

This function contains the following miscellaneous feature identifiers.

| Bits | Description                                                                                                           |
|------|-----------------------------------------------------------------------------------------------------------------------|
| 31:5 | Reserved.                                                                                                             |
| 4    | AltMovCr8: LOCK MOV CR0 means MOV CR8. See the APM3 section titled "MOV(CRn)".                                        |
| 3    | Reserved.                                                                                                             |
| 2    | <b>SVM</b> : secure virtual machine feature. See <i>SVM Architecture Reference Manual</i> (Order# 33047).             |
| 1    | <b>CmpLegacy</b> : core multi-processing legacy mode. See "LogicalProcessorCount, CmpLegacy, HTT, and NC" on page 19. |
| 0    | <b>LahfSahf</b> : LAHF and SAHF instruction support in 64-bit mode. See the APM3 sections titled "LAHF" and "SAHF".   |

## **CPUID Fn8000\_0001\_EDX Feature Identifiers**

This function contains the following miscellaneous feature identifiers.

| Bits | Description                                                                                                          |
|------|----------------------------------------------------------------------------------------------------------------------|
| 31   | <b>3DNow</b> : 3DNow! <sup>TM</sup> instructions. See the APM3 appendix section titled "CPUID Feature Sets".         |
| 30   | <b>3DNowExt</b> : AMD extensions to 3DNow!™ instructions. See the APM3 appendix section titled "CPUID Feature Sets". |
| 29   | LM: long mode. See the APM2 section titled "Processor Initialization and Long-Mode Activation".                      |
| 28   | Reserved.                                                                                                            |
| 27   | RDTSCP: RDTSCP instruction. See the APM3 section titled "RDTSCP".                                                    |
| 26   | Reserved.                                                                                                            |
| 25   | <b>FFXSR</b> : FXSAVE and FXRSTOR instruction optimizations. See the APM4 sections titled "FXSAVE" and "FXRSTOR".    |
| 24   | <b>FXSR</b> : FXSAVE and FXRSTOR instructions. Same as CPUID Fn0000_0001_EDX[FXSR].                                  |

| Bits  | Description                                                                                                                                                                                        |  |  |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 23    | MMX: MMX <sup>™</sup> instructions. Same as CPUID Fn0000_0001_EDX[MMX].                                                                                                                            |  |  |  |
| 22    | <b>MmxExt</b> : AMD extensions to MMX <sup>™</sup> instructions. See the APM3 appendix section titled "CPUID Feature Sets" and the APM1 chapter titled "128-Bit Media and Scientific Programming". |  |  |  |
| 21    | Reserved.                                                                                                                                                                                          |  |  |  |
| 20    | <b>NX</b> : no-execute page protection. See the APM2 chapter titled "Page Translation and Protection".                                                                                             |  |  |  |
| 19:18 | Reserved.                                                                                                                                                                                          |  |  |  |
| 17    | PSE36: page-size extensions. Same as CPUID Fn0000_0001_EDX[PSE36].                                                                                                                                 |  |  |  |
| 16    | PAT: page attribute table. Same as CPUID Fn0000_0001_EDX[PAT].                                                                                                                                     |  |  |  |
| 15    | CMOV: conditional move instructions. Same as CPUID Fn0000_0001_EDX[CMOV].                                                                                                                          |  |  |  |
| 14    | MCA: machine check architecture. Same as CPUID Fn0000_0001_EDX[MCA].                                                                                                                               |  |  |  |
| 13    | PGE: page global extension. Same as CPUID Fn0000_0001_EDX[PGE].                                                                                                                                    |  |  |  |
| 12    | MTRR: memory-type range registers. Same as CPUID Fn0000_0001_EDX[MTRR].                                                                                                                            |  |  |  |
| 11    | <b>SysCallSysRet</b> : SYSCALL and SYSRET instructions. See the APM3 sections titled "SYSCALL", "SYSRET".                                                                                          |  |  |  |
| 10    | Reserved.                                                                                                                                                                                          |  |  |  |
| 9     | APIC. advanced programmable interrupt controller. Same as CPUID Fn0000_0001_EDX[APIC].                                                                                                             |  |  |  |
| 8     | CMPXCHG8B: CMPXCHG8B instruction. Same as CPUID Fn0000_0001_EDX[CMPXCHG8B].                                                                                                                        |  |  |  |
| 7     | MCE: machine check exception. Same as CPUID Fn0000_0001_EDX[MCE].                                                                                                                                  |  |  |  |
| 6     | PAE: physical-address extensions. Same as CPUID Fn0000_0001_EDX[PAE].                                                                                                                              |  |  |  |
| 5     | MSR: AMD model-specific registers. Same as CPUID Fn0000_0001_EDX[MSR].                                                                                                                             |  |  |  |
| 4     | TSC: time stamp counter. Same as CPUID Fn0000_0001_EDX[TSC].                                                                                                                                       |  |  |  |
| 3     | PSE: page-size extensions. Same as CPUID Fn0000_0001_EDX[PSE].                                                                                                                                     |  |  |  |
| 2     | <b>DE</b> : debugging extensions. Same as CPUID Fn0000_0001_EDX[DE].                                                                                                                               |  |  |  |
| 1     | VME: virtual-mode enhancements. Same as CPUID Fn0000_0001_EDX[VME].                                                                                                                                |  |  |  |
| 0     | FPU: x87 floating point unit on-chip. Same as CPUID Fn0000_0001_EDX[FPU].                                                                                                                          |  |  |  |

## CPUID Fn8000\_000[4:2] Processor Name String Identifier

The 3 extended functions from Fn8000\_0002 to Fn8000\_0004 are initialized to and return a null terminated ASCII string up to 48 characters in length corresponding to the processor name. (The 48 character maximum includes the null character.) The 48 character sequence is ordered first to last as follows:

Fn8000\_0002[EAX[7:0],..., EAX[31:24], EBX[7:0],..., EBX[31:24], ECX[7:0],..., ECX[31:24], EDX[7:0],..., EDX[31:24]],

Fn8000\_0003[EAX[7:0],..., EAX[31:24], EBX[7:0],..., EBX[31:24], ECX[7:0],..., ECX[31:24], EDX[7:0],..., EDX[31:24]],

Fn8000\_0004[EAX[7:0],..., EAX[31:24], EBX[7:0],..., EBX[31:24], ECX[7:0],..., ECX[31:24], EDX[7:0],..., EDX[31:24]].

The processor name string must be programmed by the BIOS during system initialization. See the Processor Revision Guide for information about how to program and display the processor name string.

#### CPUID Fn8000 0005 L1 Cache and TLB Identifiers

This function contains the processor's first level cache and TLB characteristics for each CPU core.

The associativity fields are encoded as follows:

00h: Reserved.01h: Direct mapped.

02h-FEh: Associativity. (E.g., 04h= 4-way associative.)

FFh: Fully associative.

| Register | Bits  | Description                                                                                                                                                                                                                                                                                           |  |  |  |  |
|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| EAX      | 31:24 | L1DTlb2and4MAssoc. Data TLB associativity for 2 MB and 4 MB pages.                                                                                                                                                                                                                                    |  |  |  |  |
| EAX      | 23:16 | <b>L1DTlb2and4MSize</b> . Data TLB number of entries for 2 MB and 4 MB pages. The value returned is for the number of entries available for the 2 MB page size; 4 MB pages require two 2 MB entries, so the number of entries available for the 4 MB page size is one-half the returned value.        |  |  |  |  |
| EAX      | 15:8  | L1ITlb2and4MAssoc. Instruction TLB associativity for 2 MB and 4 MB pages.                                                                                                                                                                                                                             |  |  |  |  |
| EAX      | 7:0   | <b>L1ITlb2and4MSize</b> . Instruction TLB number of entries for 2 MB and 4 MB pages. The value returned is for the number of entries available for the 2 MB page size; 4 MB pages require two 2 MB entries, so the number of entries available for the 4 MB page size is one-half the returned value. |  |  |  |  |
| EBX      | 31:24 | L1DTlb4KAssoc. Data TLB associativity for 4 KB pages.                                                                                                                                                                                                                                                 |  |  |  |  |
| EBX      | 23:16 | L1DTlb4KSize. Data TLB number of entries for 4 KB pages.                                                                                                                                                                                                                                              |  |  |  |  |
| EBX      | 15:8  | L1ITlb4KAssoc. Instruction TLB associativity for 4 KB pages.                                                                                                                                                                                                                                          |  |  |  |  |
| EBX      | 7:0   | L1ITlb4KSize. Instruction TLB number of entries for 4 KB pages.                                                                                                                                                                                                                                       |  |  |  |  |
| ECX      | 31:24 | L1DcSize. L1 data cache size in KB.                                                                                                                                                                                                                                                                   |  |  |  |  |
| ECX      | 23:16 | L1DcAssoc. L1 data cache associativity.                                                                                                                                                                                                                                                               |  |  |  |  |
| ECX      | 15:8  | L1DcLinesPerTag. L1 data cache lines per tag.                                                                                                                                                                                                                                                         |  |  |  |  |
| ECX      | 7:0   | L1DcLineSize. L1 data cache line size in bytes.                                                                                                                                                                                                                                                       |  |  |  |  |
| EDX      | 31:24 | L1IcSize. L1 instruction cache size KB.                                                                                                                                                                                                                                                               |  |  |  |  |
| EDX      | 23:16 | L1IcAssoc. L1 instruction cache associativity.                                                                                                                                                                                                                                                        |  |  |  |  |
| EDX      | 15:8  | L1IcLinesPerTag. L1 instruction cache lines per tag.                                                                                                                                                                                                                                                  |  |  |  |  |
| EDX      | 7:0   | L1IcLineSize. L1 instruction cache line size in bytes.                                                                                                                                                                                                                                                |  |  |  |  |

## CPUID Fn8000\_0006 L2 Cache and L2 TLB Identifiers

This function contains the processor's second level cache and TLB characteristics for each CPU core.

The presence of a unified L2 TLB is indicated by a value of 0000h in the upper 16 bits of the EAX and EBX registers. The unified L2 TLB information is contained in the lower 16 bits of these registers.

The associativity fields are encoded as follows:

Table 1: L2 Cache and TLB Associativity Field Definition

| Associativity [3:0]               | Definition                       |  |
|-----------------------------------|----------------------------------|--|
| Oh                                | The L2 cache or TLB is disabled. |  |
| 1h                                | Direct mapped.                   |  |
| 2h                                | 2-way associative.               |  |
| 4h                                | 4-way associative.               |  |
| 6h                                | 8-way associative.               |  |
| 8h                                | 16-way associative.              |  |
| Fh                                | Fully associative.               |  |
| All other encodings are reserved. |                                  |  |

| Register | Bits  | Description                                                                                                                                                                                                                                                                                              |  |  |  |  |
|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| EAX      | 31:28 | <b>L2DTlb2and4MAssoc</b> . L2 data TLB associativity for 2 MB and 4 MB pages. (See Table 1)                                                                                                                                                                                                              |  |  |  |  |
| EAX      | 27:16 | L2DTlb2and4MSize. L2 data TLB number of entries for 2 MB and 4 MB pages. The value returned is for the number of entries available for the 2 MB page size; 4 MB pages require two 2 MB entries, so the number of entries available for the 4 MB page size is one-half the returned value.                |  |  |  |  |
| EAX      | 15:12 | <b>L2ITlb2and4MAssoc</b> . L2 instruction TLB associativity for 2 MB and 4 MB pages. (See Table 1)                                                                                                                                                                                                       |  |  |  |  |
| EAX      | 11:0  | <b>L2ITlb2and4MSize</b> . L2 instruction TLB number of entries for 2 MB and 4 MB pages. The value returned is for the number of entries available for the 2 MB page size; 4 MB pages require two 2 MB entries, so the number of entries available for the 4 MB page size is one-half the returned value. |  |  |  |  |
| EBX      | 31:28 | <b>L2DTlb4KAssoc</b> . L2 data TLB associativity for 4 KB pages. (See Table 1)                                                                                                                                                                                                                           |  |  |  |  |
| EBX      | 27:16 | L2DTlb4KSize. L2 data TLB number of entries for 4 KB pages.                                                                                                                                                                                                                                              |  |  |  |  |
| EBX      | 15:12 | L2ITlb4KAssoc. L2 instruction TLB associativity for 4 KB pages. (See Table 1)                                                                                                                                                                                                                            |  |  |  |  |
| EBX      | 11:0  | L2ITlb4KSize. L2 instruction TLB number of entries for 4 KB pages.                                                                                                                                                                                                                                       |  |  |  |  |
| ECX      | 31:16 | L2Size. L2 cache size in KB.                                                                                                                                                                                                                                                                             |  |  |  |  |
| ECX      | 15:12 | L2Assoc. L2 cache associativity. (See Table 1)                                                                                                                                                                                                                                                           |  |  |  |  |
| ECX      | 11:8  | L2LinesPerTag. L2 cache lines per tag.                                                                                                                                                                                                                                                                   |  |  |  |  |
| ECX      | 7:0   | L2LineSize. L2 cache line size in bytes.                                                                                                                                                                                                                                                                 |  |  |  |  |
| EDX      | 31:0  | Reserved.                                                                                                                                                                                                                                                                                                |  |  |  |  |

### CPUID Fn8000\_0007 Advanced Power Management Information

This function contains advanced power management feature identifiers. Refer to the processor BKDG for a detailed description of the definition of each power management feature and whether that feature is supported.

| Register | Bits | Description                                 |
|----------|------|---------------------------------------------|
| EAX      | 31:0 | Reserved.                                   |
| EBX      | 31:0 | Reserved.                                   |
| ECX      | 31:0 | Reserved.                                   |
| EDX      | 31:6 | Reserved.                                   |
| EDX      | 5    | STC: software thermal control is supported. |
| EDX      | 4    | TM: hardware thermal control is supported.  |
| EDX      | 3    | TTP: THERMTRIP is supported.                |
| EDX      | 2    | VID: voltage ID control is supported.       |
| EDX      | 1    | FID: frequency ID control.                  |
| EDX      | 0    | TS: temperature sensor.                     |

#### CPUID Fn8000\_0008 Long Mode Address Size Identifiers

This function returns information about the number of CPU cores and the maximum physical and linear address width (in bits) supported by the processor. The width reported is the maximum supported in any mode. For long mode capable processors, the size reported is independent of whether long mode is enabled. See the APM2 section titled "Processor Initialization and Long-Mode Activation".

| Register | Bits  | Description                                                                     |  |  |  |
|----------|-------|---------------------------------------------------------------------------------|--|--|--|
| EAX      | 31:16 | Reserved.                                                                       |  |  |  |
| EAX      | 15:8  | inAddrSize: maximum linear byte address size in bits.                           |  |  |  |
| EAX      | 7:0   | PhysAddrSize: maximum physical byte address size in bits.                       |  |  |  |
| EBX      | 31:0  | Reserved.                                                                       |  |  |  |
| ECX      | 31:8  | Reserved.                                                                       |  |  |  |
| ECX      | 7:0   | NC: number of CPU cores - 1. The number of CPU cores per processor is NC+1. See |  |  |  |
|          |       | "LogicalProcessorCount, CmpLegacy, HTT, and NC" on page 19.                     |  |  |  |
| EDX      | 31:0  | Reserved.                                                                       |  |  |  |

## CPUID Fn8000\_0009 Reserved

This function is reserved.

### CPUID Fn8000\_000A SVM Revision and Feature Identification

This function returns SVM revision and feature information. See the document titled *SVM Architecture Reference Manual*, order# 33047. If CPUID Fn8000\_0001\_ECX[SVM]=0 then CPUID Fn8000\_000A is reserved.

| Register | Bits | Description                                        |
|----------|------|----------------------------------------------------|
| EAX      | 31:8 | Reserved.                                          |
| EAX      | 7:0  | SvmRev: SVM revision.                              |
| EBX      | 31:0 | NASID: number of address space identifiers (ASID). |
| ECX      | 31:0 | Reserved.                                          |
| EDX      | 31:0 | Reserved.                                          |

### CPUID Fn8000\_00[19:0B] Reserved

These functions are reserved.

## 3 LogicalProcessorCount, CmpLegacy, HTT, and NC

The CPUID identification of total number of CPU cores per processor (c) and threads per processor (t) is derived from information returned by the following fields:

- CPUID Fn0000\_0001\_EBX[LogicalProcessorCount]
- CPUID Fn0000\_0001\_EDX[HTT] (Hyper-Threading Technology)
- CPUID Fn8000 0001 ECX[CmpLegacy]
- CPUID Fn8000\_0008\_ECX[NC] (number of CPU cores 1)

Table 2 defines LogicalProcessorCount, HTT, CmpLegacy, and NC as a function of the number of CPU cores per processor (c) and the number of threads per CPU core (t). When HTT=0, LogicalProcessorCount is reserved and the processor contains one CPU core and that one CPU core is single-threaded. When HTT=1 and CmpLegacy=1, LogicalProcessorCount represents the number of CPU cores per processor (c), where each CPU core is single-threaded. When HTT=1 and CmpLegacy=0, LogicalProcessorCount represents the number of total threads for the processor, which is the multiplication of c and t. NC always represents the number of CPU cores per processor minus 1.

Table 2: LogicalProcessorCount, CmpLegacy, HTT, and NC

| CPU Cores<br>per<br>Processor<br>(c) | Threads per CPU Core (t) | CmpLegacy | НТТ | LogicalProcessorCount | NC  |
|--------------------------------------|--------------------------|-----------|-----|-----------------------|-----|
| 1                                    | 1                        | 0         | 0   | Reserved              | 0   |
| 2 or more                            | 1                        | 1         | 1   | c                     | c-1 |
| 1                                    | 2 or more                | 0         | 1   | c*t                   | 0   |
| 2 or more                            | 2 or more                | 0         | 1   | c*t                   | c-1 |

AMD currently does not support multiple threads per CPU core. E.g. The number of threads per CPU core is always 1.

The use of CmpLegacy and LogicalProcessorCount for the determination of the number of CPU cores is deprecated. Instead, use NC to determine the number of CPU cores.



CPUID Specification

25481 Rev. 2.16 September 2005