# Power Architecture 64-Bit ELF V2 ABI Specification OpenPOWER ABI for Linux Supplement # Advance 16 July 2015 Version 1.1 # **Notices** This document is based on the following publications: Power Architecture® 32-bit Application Binary Interface Supplement 1.0 for Linux® by Ryan S. Arnold, Greg Davis, Brian Deitrich, Michael Eager, Emil Medve, Steven J. Munroe, Joseph S. Myers, Steve Papacharalambous, Anmol P. Paralkar, Katherine Stewart, and Edmar Wienskoski Power Architecture 64-bit Application Binary Interface V2.0 Supplement – OpenPOWER for Linux by Michael Gschwind 2.0 Edition Published December 2013 Copyright © 1999, 2003, 2004, 2013, 2014 IBM Corporation Copyright © 2002 Freescale Semiconductor, Inc. Copyright © 2003, 2004 Free Standards Group Copyright © 2011 Power.org Power Architecture 32-bit Application Binary Interface Supplement 1.0 by Ryan S. Arnold, Greg Davis, Brian Deitrich, Michael Eager, Emil Medve, Steven J. Munroe, Joseph S. Myers, Steve Papacharalambous, Anmol P. Paralkar, Katherine Stewart, and Edmar Wienskoski 1.0 Edition Published April 19, 2011 Copyright © 1999, 2003, 2004 IBM Corporation Copyright © 2002 Freescale Semiconductor, Inc. Copyright © 2003, 2004 Free Standards Group Copyright © 2011 Power.org Portions of *Power Architecture 32-bit Application Binary Interface Supplement 1.0* are derived from the *64-bit PowerPC® ELF Application Binary Interface Supplement 1.8*, originally written by Ian Lance Taylor under contract for IBM, with later revisions by: David Edelsohn, Torbjorn Granlund, Mark Mendell, Kristin Thomas, Alan Modra, Steve Munroe, and Chris Lorenze. The Thread Local Storage section of this document is an original contribution of IBM written by Alan Modra and Steven Munroe. Permission is granted to copy, distribute, and/or modify this document under the terms of the GNU Free Documentation License, Version 1.3; with no Invariant Sections, with no Front-Cover Texts, and with no Back-Cover Texts. A copy of the license is available from <a href="http://www.gnu.org/licenses/fdl-1.3.txt">http://www.gnu.org/licenses/fdl-1.3.txt</a>. Printed in the United States of America July 2015 IBM, the IBM logo, and ibm.com are trademarks or registered trademarks of International Business Machines Corp., registered in many jurisdictions worldwide. Other product and service names might be trademarks of IBM or other companies. A current list of IBM trademarks is available on the Web at "Copyright and trademark information" at <a href="https://www.ibm.com/legal/copytrade.shtml">www.ibm.com/legal/copytrade.shtml</a>. The following terms are trademarks or registered trademarks licensed by Power.org in the United States and/or other countries: Power ISA™, Power Architecture®. Information on the list of U.S. trademarks licensed by Power.org may be found at <a href="https://www.power.org/about/brand-center/">www.power.org/about/brand-center/</a>. The following terms are trademarks or registered trademarks of Freescale Semiconductor in the United States and/or other countries: AltiVec<sup>™</sup>, e500<sup>™</sup>. Information on the list of U.S. trademarks owned by Freescale Semiconductor may be found at <a href="https://www.freescale.com/files/abstract/help\_page/TERMSOFUSE.html">www.freescale.com/files/abstract/help\_page/TERMSOFUSE.html</a>. Itanium, Intel logo, Intel Inside logo, and Intel Centrino logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. Linux is a trademark of Linus Torvalds in the United States, other countries, or both. The OpenPOWER word mark and the OpenPOWER Logo mark, and related marks, are trademarks and service marks licensed by OpenPOWER. Java, and all Java-based trademarks and logos are trademarks or registered trademarks of Oracle and/or its affiliates. Other company, product, and service names may be trademarks or service marks of others. All information contained in this document is subject to change without notice. The products described in this document are NOT intended for use in applications such as implantation, life support, or other hazardous uses where malfunction could result in death, bodily injury, or catastrophic property damage. The information contained in this document does not affect or change IBM product specifications or warranties. Nothing in this document shall operate as an express or implied license or indemnity under the intellectual property rights of IBM or third parties. All information contained in this document was obtained in specific environments, and is presented as an illustration. The results obtained in other operating environments may vary. While the information contained herein is believed to be accurate, such information is preliminary, and should not be relied upon for accuracy or completeness, and no representations or warranties of accuracy or completeness are made. **Note:** This document contains information on products in the design, sampling and/or initial production phases of development. This information is subject to change without notice. Verify with your IBM field applications engineer that you have the latest version of this document before finalizing a design. This document is intended for development of technology products compatible with Power Architecture®. You may use this document, for any purpose (commercial or personal) and make modifications and distribute; however, modifications to this document may violate Power Architecture and should be carefully considered. Any distribution of this document or its derivative works shall include this Notice page including but not limited to the IBM warranty disclaimer and IBM liability limitation. No other licenses, expressed or implied, by estoppel or otherwise, to any intellectual property rights are granted by this document. THE INFORMATION CONTAINED IN THIS DOCUMENT IS PROVIDED ON AN "AS IS" BASIS. IBM makes no representations or warranties, either express or implied, including but not limited to, warranties of merchantability, fitness for a particular purpose, or non-infringement, or that any practice or implementation of the IBM documentation will not infringe any third party patents, copyrights, trade secrets, or other rights. In no event will IBM be liable for damages arising directly or indirectly from any use of the information contained in this document. IBM Systems and Technology Group 2070 Route 52, Bldg. 330 Hopewell Junction, NY 12533-6351 The IBM home page can be found at ibm.com®. Advance Version 1.1 16 July 2015 # **Contents** | Notices | 2 | |--------------------------------------------------------|----| | List of Figures | 9 | | List of Tables | 11 | | Revision Log | 13 | | About this Document | 15 | | 1. Introduction | 17 | | 1.1 Reference Documentation | 17 | | 2. Low-Level System Information | 19 | | 2.1 Machine Interface | | | 2.1.1 Processor Architecture | | | 2.1.2 Data Representation | | | 2.1.2.1 Byte Ordering | | | 2.1.2.2 Fundamental Types | | | 2.1.2.3 Aggregates and Unions | | | 2.1.2.4 Bit Fields | | | 2.2 Function Calling Sequence | | | 2.2.1 Registers | | | 2.2.1.1 Register Roles | | | 2.2.1.2 Limited-Access Bits | | | 2.2.2 The Stack Frame | | | 2.2.2.1 General Stack Frame Requirements | | | 2.2.2.2 Minimum Stack Frame Elements | | | 2.2.2.3 Optional Save Areas | | | 2.2.2.4 Protected Zone | | | 2.2.3 Parameter Passing in Registers | 54 | | 2.2.3.1 Parameter Passing Register Selection Algorithm | | | 2.2.3.2 Parameter Passing Examples | | | 2.2.4 Variable Argument Lists | 65 | | 2.2.5 Return Values | 65 | | 2.3 Coding Examples | 66 | | 2.3.1 Code Model Overview | | | 2.3.1.1 Position-Dependent Code | 66 | | 2.3.1.2 Position-Independent Code | | | 2.3.1.3 Code Models | | | 2.3.2 Function Prologue and Epilogue | | | 2.3.2.1 Function Prologue | | | 2.3.2.2 Function Epilogue | | | 2.3.2.3 Rules for Prologue and Epilogue Sequences | 70 | | 2.3.3 Register Save and Restore Functions | | | 2.3.3.1 GPB Save and Restore Functions | 72 | # Specification OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI | 7 | | |---------|------------| | | 74 | | 7 | 75 | | 7 | 76 | | 7 | | | 8 | 3C | | 8 | | | 8 | 37 | | 9 | <b>)</b> ( | | 9 | )1 | | 9 | )3 | | 9 | | | 9 | | | 9 | | | 9 | | | 9 | | | 9 | | | | | | 9<br>9 | | | 9 | | | 3<br>10 | | | 10 | | | 10 | | | 10 | | | 10 | | | 10 | | | ses 10 | | | 10 | | | 10 | | | 11 | | | 11 | | | 11 | l C | | 11 | | | 11 | | | 11 | | | 11 | 13 | | | 4 | | | 5 | | 11 | 6 | | 11 | 7 | | 11 | 7 | | 11 | 8 | | 11 | | | 12 | | | 12 | | | 12 | 22 | | | | | 12 | 2 | | | | | | 3.8.3 Traceback Tables | . 123 | |----------|--------------------------------------------------------------|-------| | | 3.8.3.1 Traceback Table Fields | . 123 | | 4 | Program Loading and Dynamic Linking | 127 | | •• | 4.1 Program Loading | | | | 4.1.1 Addressing Models | | | | 4.1.2 Process Initialization | | | | 4.1.2.1 Registers | | | | 4.1.2.2 Process Stack | | | | 4.1.2.3 Auxiliary Vector | | | | 4.2 Dynamic Linking | | | | 4.2.1 Program Interpreter | | | | 4.2.2 Dynamic Section | | | | 4.2.3 Global Offset Table | | | | 4.2.4 Function Addresses | | | | 4.2.5 Procedure Linkage Table | | | | 4.2.5.1 Lazy Binding | | | | 4.2.5.2 Immediate Binding | | | | 4.2.5.3 Procedure Linkage Table | | | <b>_</b> | Libraries | 1/11 | | J. | | | | | 5.1 Library Requirements | | | | 5.1.1 C Library Conformance with Generic ABI | | | | 5.1.1.2 Library Handling of Limited-Access Bits in Registers | | | | 5.1.2 Save and Restore Routines | | | | 5.1.3 Types Defined in Standard Header | | | | 5.1.4 Predefined Macros | | | | 5.2 POWER ISA-Specific API and ABI Extensions | | | _ | Vastau Busananina lutarfasa | 4 4 5 | | b. | Vector Programming Interfaces | | | | 6.1 Vector Data Types | | | | 6.2 Vector Operators | | | | 6.3 Vector Layout and Element Numbering | . 147 | | | 6.4 Vector Built-in Functions | | | | 6.4.1 Big-Endian Vector Layout in Little-Endian Environments | | | | 6.5 Language-Specific Vector Support for Other Languages | | | | 6.5.1 Fortran | . 152 | | | 6.6 Library Interfaces | | | | 6.6.1 printf and scanf of Vector Data Types | . 153 | | Αı | ppendix A. Predefined Functions for Vector Programming | 155 | | | A.1 Vector Built-In Functions | | | | A.2 Built-In Vector Predicate Functions | | | | A.3 Coding Support | | | | A.3.1 Finite Field Arithmetic and Secure Hashing | | | | A.3.2 Advanced Encryption Standard (FIPS-197) | | | | A.4 VSCR Management Built-in Functions | | | | | 55 | # Specification OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI | Glossary | 231 | |-----------------------------|-----| | A.6 Deprecated Functions | 214 | | A.5 Compatibility Functions | 205 | # **List of Figures** | Figure 2-1. | Structure Smaller than a Word | 26 | |--------------|-----------------------------------------------------------------------------|----| | Figure 2-2. | Structure with No Padding | 27 | | Figure 2-3. | Structure with Internal Padding | 27 | | Figure 2-4. | Structure with Internal and Tail Padding | 28 | | Figure 2-5. | Structure with Vector Element and Internal Padding | 29 | | Figure 2-6. | Structure with Vector Element and Tail Padding | 30 | | Figure 2-7. | Structure with Internal Padding and Vector Element | 31 | | Figure 2-8. | Structure with Internal Padding and 128-Bit Integer | 32 | | Figure 2-9. | Packed Structure | 33 | | Figure 2-10. | Union Allocation | 34 | | Figure 2-11. | Simple Bit Field Allocation | 36 | | Figure 2-12. | Bit Field Allocation with Boundary Alignment | 37 | | Figure 2-13. | Bit Field Allocation with Storage Unit Sharing | 38 | | Figure 2-14. | Bit Field Allocation in a Union | 38 | | Figure 2-15. | Bit Field Allocation with Unnamed Bit Fields | 39 | | Figure 2-16. | Floating-Point Registers as Part of VSRs | 43 | | Figure 2-17. | Vector Registers as Part of VSRs | 44 | | Figure 2-18. | Stack Frame Organization | 48 | | Figure 2-19. | Minimum Stack Frame Allocation with and without Back Chain | 49 | | Figure 2-20. | Passing Arguments in GPRs, FPRs, and Memory | 60 | | Figure 2-21. | Parameter Passing Definitions | 61 | | Figure 2-22. | Passing Homogeneous Floating-Point Aggregates and | | | | Integer Parameters in Registers without a Parameter Save Area | 61 | | Figure 2-23. | Passing Homogeneous Floating-Point Aggregates and | | | | Integer Parameters in Registers without a Parameter Save Area | 62 | | Figure 2-24. | Passing Floating-Point Scalars and Homogeneous Floating-Point Aggregates in | | | | Registers and Memory | 62 | | Figure 2-25. | Passing Floating-Point Scalars and Homogeneous Floating-Point Aggregates in | | | | FPRs and GPRs without a Parameter Save Area | 63 | | Figure 2-26. | Passing Homogeneous Floating-Point Aggregates in FPRs, GPRs, and | | | | Memory with a Parameter Save Area | 63 | | Figure 2-27. | Passing Vector Data Types without Parameter Save Area | 64 | | Figure 2-28. | Passing Vector Data Types with a Parameter Save Area | 64 | | Figure 2-29. | Absolute Load and Store Example | 77 | | Figure 2-30. | Small Model Position-Independent Load and Store (DSO) | 78 | | Figure 2-31. | Medium or Large Model Position-Independent Load and Store (DSO) | 79 | | Figure 2-32. | Direct Function Call | 81 | | Figure 2-33. | Indirect Function Call (Absolute Medium Model) | 81 | | | | | # Specification OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI | Figure 2-34. | Small-Model Position-Independent Indirect Function Call | 82 | |--------------|----------------------------------------------------------|-----| | Figure 2-35. | Large-Model Position-Independent Indirect Function Call | 82 | | | Branch Instruction Model | | | Figure 2-37. | Absolute Switch Code (Within) | 84 | | Figure 2-38. | Absolute Switch Code (Beyond) | 85 | | Figure 2-39. | Position-Independent Switch Code for Small/Medium Models | 85 | | Figure 2-40. | Position-Independent Switch Code for All Models | 86 | | Figure 2-41. | PIC Code that Avoids the Iwa Instruction | 86 | | Figure 2-42. | Before Dynamic Stack Allocation | 88 | | Figure 2-43. | Example Code to Allocate n Bytes | 88 | | Figure 2-44. | After Dynamic Stack Allocation | 90 | | Figure 3-1. | Thread Pointer Addressable Memory | 112 | | Figure 3-2. | TLS Block Diagram | 113 | | Figure 3-3. | Local Exec TLS Model Sequences | 116 | | Figure 4-1. | File Image to Process Memory Image Mapping | 129 | # **List of Tables** | Table 2-1. | Little-Endian Bit and Byte Numbering Example | 20 | |-------------|-----------------------------------------------------------------|-----| | Table 2-2. | Little-Endian Bit and Byte Numbering in Halfwords | | | Table 2-3. | Little-Endian Bit and Byte Numbering in Words | 20 | | Table 2-4. | Little-Endian Bit and Byte Numbering in Doublewords | 20 | | Table 2-5. | Little-Endian Bit and Byte Numbering in Quadwords | 20 | | Table 2-6. | Big-Endian Bit and Byte Numbering Example | 21 | | Table 2-7. | Big-Endian Bit and Byte Numbering in Halfwords | 21 | | Table 2-8. | Big-Endian Bit and Byte Numbering in Words | 21 | | Table 2-9. | Big-Endian Bit and Byte Numbering in Doublewords | 21 | | Table 2-10. | Big-Endian Bit and Byte Numbering in Quadwords | 21 | | Table 2-11. | Scalar Types | 22 | | Table 2-12. | Vector Types | 23 | | Table 2-13. | Decimal Floating-Point Types | 24 | | Table 2-14. | IBM EXTENDED PRECISION Type | 24 | | Table 2-15. | IEEE BINARY 128 EXTENDED PRECISION Type | 25 | | Table 2-16. | Bit Field Types | 34 | | Table 2-17. | Little-Endian Bit Numbering for 0x01020304 | 35 | | Table 2-18. | Big-Endian Bit Numbering for 0x01020304 | 36 | | Table 2-19. | Register Roles | 41 | | Table 2-20. | Floating-Point Register Roles for Binary Floating-Point Types | 44 | | Table 2-21. | Floating-Point Register Roles for Decimal Floating-Point Types | 45 | | Table 2-22. | Vector Register Roles | 45 | | Table 2-23. | Mappings of Common Registers | 91 | | Table 2-24. | Address Class Codes | 91 | | Table 3-1. | Special Sections | 93 | | Table 3-2. | Relocation Table | 102 | | Table 3-3. | General Dynamic Initial Relocations | 113 | | Table 3-4. | General Dynamic GOT Entry Relocations | 114 | | Table 3-5. | Local Dynamic Initial Relocations | 114 | | Table 3-6. | Local Dynamic GOT Entry Relocations | 115 | | Table 3-7. | Local Dynamic Relocations with Values Loaded | 115 | | Table 3-8. | Initial Exec Initial Relocations | 116 | | Table 3-9. | Initial Exec GOT Entry Relocations | 116 | | Table 3-10. | Local Exec Initial Relocations (Sequence 1) | 117 | | Table 3-11. | Local Exec Initial Relocations (Sequence 2) | 117 | | Table 3-12. | General-Dynamic-to-Initial-Exec Initial Relocations | 117 | | Table 3-13. | General-Dynamic-to-Initial-Exec GOT Entry Relocations | 117 | | Table 3-14. | General-Dynamic-to-Initial-Exec Replacement Initial Relocations | 118 | # Specification OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI | Table 3-16. General-Dynamic-to-Local-Exec Initial Relocations | Table 3-15. | General-Dynamic-to-Initial-Exec Replacement GOT Entry Relocations | 118 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------|-----| | Table 3-17. General-Dynamic-to-Local-Exec GOT Entry Relocations | Table 3-16. | | | | Table 3-19. Local-Dynamic-to-Local-Exec Initial Relocations | Table 3-17. | | | | Table 3-19. Local-Dynamic-to-Local-Exec Initial Relocations | Table 3-18. | General-Dynamic-to-Local-Exec Replacement Initial Relocations | 118 | | Table 3-21. Local-Dynamic-to-Local-Exec Replacement Initial Relocations | Table 3-19. | | | | Table 3-22. Local-Dynamic-to-Local-Exec Replacement GOT Entry Relocations | Table 3-20. | Local-Dynamic-to-Local-Exec GOT Entry Relocations | 119 | | Table 3-23. Initial-Exec-to-Local-Exec Initial Relocations | Table 3-21. | Local-Dynamic-to-Local-Exec Replacement Initial Relocations | 120 | | Table 3-24. Initial-Exec-to-Local-Exec GOT Entry Relocations | Table 3-22. | Local-Dynamic-to-Local-Exec Replacement GOT Entry Relocations | 120 | | Table 3-25. Initial-Exec-to-Local-Exec Replacement Initial Relocations | Table 3-23. | Initial-Exec-to-Local-Exec Initial Relocations | 120 | | Table 3-26. Initial-Exec-to-Local-Exec X-form Initial Relocations | Table 3-24. | Initial-Exec-to-Local-Exec GOT Entry Relocations | 121 | | Table 3-27. Initial-Exec-to-Local-Exec X-form GOT Entry Relocations 11 Table 3-28. Initial-Exec-to-Local-Exec X-form Replacement Initial Relocations 11 Table 4-1. Program Header Example 11 Table 4-2. Memory Segment Mappings 11 Table 4-3. Registers Specified during Process Initialization 11 Table 5-1. Predefined Target Architecture Macros 11 Table 5-2. Predefined Target Data Order Macros 11 Table 6-1. Endian-Sensitive Operations 11 Table 6-2. Altivec Memory Access Built-In Functions 11 Table 6-3. Optional Built-In Memory Access Functions 11 Table 6-4. Optional Fixed Data Layout Built-In Vector Functions 11 Table 6-5. Built-In Interfaces for Inserting and Extracting Elements from a Vector 11 Table 6-6. Optional Built-In Vector Memory Access Functions (BE Layout in LE Mode) 11 Table 6-8. Optional Built-In Wemory Access Functions (BE Layout in LE Mode) 11 Table 6-9. Built-In Vector Conversion Function 11 Table 6-10. Fortran Vector Data Types 11 Table A-1. Format of Prototypes 11 Table A-2. Vector Built-In Functions (with Prototypes) 11 Table A-3. Built-In Vector Operators for Secure Hashing and Finite Field Arithmetic 20 Table A-5. Built-In Vector Operators for the Advanced Encryption Standard 20 Table A-6. VSCR Management Functions 21 Table A-7. Functions Provided for Compatibility 20 | Table 3-25. | Initial-Exec-to-Local-Exec Replacement Initial Relocations | 121 | | Table 3-28. Initial-Exec-to-Local-Exec X-form Replacement Initial Relocations | Table 3-26. | Initial-Exec-to-Local-Exec X-form Initial Relocations | 121 | | Table 3-28. Initial-Exec-to-Local-Exec X-form Replacement Initial Relocations | Table 3-27. | Initial-Exec-to-Local-Exec X-form GOT Entry Relocations | 121 | | Table 4-2. Memory Segment Mappings | Table 3-28. | | | | Table 4-3. Registers Specified during Process Initialization | Table 4-1. | Program Header Example | 127 | | Table 5-1. Predefined Target Architecture Macros | Table 4-2. | Memory Segment Mappings | 128 | | Table 5-2. Predefined Target Data Order Macros | Table 4-3. | Registers Specified during Process Initialization | 131 | | Table 6-1. Endian-Sensitive Operations | Table 5-1. | Predefined Target Architecture Macros | 142 | | Table 6-2. Altivec Memory Access Built-In Functions | Table 5-2. | Predefined Target Data Order Macros | 143 | | Table 6-3. Optional Built-In Memory Access Functions | Table 6-1. | Endian-Sensitive Operations | 148 | | Table 6-4. Optional Fixed Data Layout Built-In Vector Functions | Table 6-2. | Altivec Memory Access Built-In Functions | 149 | | Table 6-5. Built-In Interfaces for Inserting and Extracting Elements from a Vector | Table 6-3. | Optional Built-In Memory Access Functions | 149 | | Table 6-6. Optional Built-In Functions | Table 6-4. | Optional Fixed Data Layout Built-In Vector Functions | 150 | | Table 6-7. Altivec Built-In Vector Memory Access Functions (BE Layout in LE Mode) | Table 6-5. | Built-In Interfaces for Inserting and Extracting Elements from a Vector | 150 | | Table 6-8.Optional Built-In Memory Access Functions (BE Layout in LE Mode)15Table 6-9.Built-In Vector Conversion Function15Table 6-10.Fortran Vector Data Types15Table A-1.Format of Prototypes15Table A-2.Vector Built-In Functions (with Prototypes)15Table A-3.Built-in Vector Predicate Functions15Table A-4.Built-In Vector Operators for Secure Hashing and Finite Field Arithmetic26Table A-5.Built-In Vector Operators for the Advanced Encryption Standard26Table A-6.VSCR Management Functions26Table A-7.Functions Provided for Compatibility26 | Table 6-6. | Optional Built-In Functions | 150 | | Table 6-9.Built-In Vector Conversion Function15Table 6-10.Fortran Vector Data Types15Table A-1.Format of Prototypes15Table A-2.Vector Built-In Functions (with Prototypes)15Table A-3.Built-in Vector Predicate Functions15Table A-4.Built-In Vector Operators for Secure Hashing and Finite Field Arithmetic20Table A-5.Built-In Vector Operators for the Advanced Encryption Standard20Table A-6.VSCR Management Functions20Table A-7.Functions Provided for Compatibility20 | Table 6-7. | Altivec Built-In Vector Memory Access Functions (BE Layout in LE Mode) | 151 | | Table 6-10.Fortran Vector Data Types15Table A-1.Format of Prototypes15Table A-2.Vector Built-In Functions (with Prototypes)15Table A-3.Built-in Vector Predicate Functions15Table A-4.Built-In Vector Operators for Secure Hashing and Finite Field Arithmetic26Table A-5.Built-In Vector Operators for the Advanced Encryption Standard26Table A-6.VSCR Management Functions26Table A-7.Functions Provided for Compatibility26 | Table 6-8. | Optional Built-In Memory Access Functions (BE Layout in LE Mode) | 151 | | Table A-1. Format of Prototypes | Table 6-9. | Built-In Vector Conversion Function | 152 | | Table A-2.Vector Built-In Functions (with Prototypes)15Table A-3.Built-in Vector Predicate Functions19Table A-4.Built-In Vector Operators for Secure Hashing and Finite Field Arithmetic20Table A-5.Built-In Vector Operators for the Advanced Encryption Standard20Table A-6.VSCR Management Functions20Table A-7.Functions Provided for Compatibility20 | Table 6-10. | Fortran Vector Data Types | 153 | | Table A-3.Built-in Vector Predicate Functions19Table A-4.Built-In Vector Operators for Secure Hashing and Finite Field Arithmetic20Table A-5.Built-In Vector Operators for the Advanced Encryption Standard20Table A-6.VSCR Management Functions20Table A-7.Functions Provided for Compatibility20 | Table A-1. | Format of Prototypes | 155 | | Table A-4. Built-In Vector Operators for Secure Hashing and Finite Field Arithmetic 20 Table A-5. Built-In Vector Operators for the Advanced Encryption Standard 20 Table A-6. VSCR Management Functions 20 Table A-7. Functions Provided for Compatibility 20 | Table A-2. | Vector Built-In Functions (with Prototypes) | 156 | | Table A-5. Built-In Vector Operators for the Advanced Encryption Standard | Table A-3. | Built-in Vector Predicate Functions | 195 | | Table A-6. VSCR Management Functions | Table A-4. | Built-In Vector Operators for Secure Hashing and Finite Field Arithmetic | 203 | | Table A-7. Functions Provided for Compatibility20 | Table A-5. | Built-In Vector Operators for the Advanced Encryption Standard | 204 | | · | Table A-6. | VSCR Management Functions | 205 | | | Table A-7. | Functions Provided for Compatibility | 205 | | Table A-8. Deprecated Power SIMD Interfaces2 | Table A-8. | Deprecated Power SIMD Interfaces | 214 | | Table A-9. Deprecated Predicates | Table A-9. | Deprecated Predicates | 222 | # **Revision Log** Each release of this document supersedes all previously released versions. The revision log lists all significant changes made to the document since its initial release. In the rest of the document, change bars in the margin indicate that the adjacent text was modified from the previous release of this document. | Revision Date | Pages | Description | |---------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------| | 16 July 2015 | | Version 1.1. | | | _ | Changed "FORTRAN" to "Fortran" throughout. | | | 15 | Updated About this Document. | | | 17 | Updated Section 1.1 Reference Documentation. | | | 19 | Updated Section 2.1.1 Processor Architecture. | | | 19 | Updated Section 2.1.2.1 Byte Ordering. | | | 22 | Updated Section 2.1.2.2 Fundamental Types. | | | 29 - 33 | Added Figure 2-5 through Figure 2-9. | | | 41 | Updated Table 2-19 Register Roles. | | | 35 - 36 | Updated <i>Table 2-17 Little-Endian Bit Numbering for 0x01020304</i> and added <i>Table 2-Big-Endian Bit Numbering for 0x01020304</i> . | | | 36 - 39 | Updated Figure 2-11 Simple Bit Field Allocation through Figure 2-15 Bit Field Allocation with Unnamed Bit Fields. | | | 41 | Updated Table 2-19 Register Roles. | | | 44 | Updated Table 2-20 Floating-Point Register Roles for Binary Floating-Point Types. | | | 49 | Updated Figure 2-19 Minimum Stack Frame Allocation with and without Back Chain. | | | 50 | Updated Section 2.2.2.3 Optional Save Areas. | | | 54 | Updated Section 2.2.3 Parameter Passing in Registers. | | | 56 | Updated Section 2.2.3.1 Parameter Passing Register Selection Algorithm. | | | 60 | Updated Section 2.2.3.2 Parameter Passing Examples. | | | 65 | Updated Section 2.2.5 Return Values. | | | 80 | Updated Section 2.3.6 Function Calls. | | | 90 | Updated Section 2.4 DWARF Definition. | | | 98 | Updated Section 3.5.1 Relocation Fields. | | | 99 | Updated Section 3.5.2 Relocation Notations. | | | 102 | Updated Table 3-2 Relocation Table. | | | 110 | Updated Section 3.7.2 TLS Runtime Handling. | | | 123 | Updated Section 3.8.3.1 Traceback Table Fields. | | | 128 | Updated Table 4-2 Memory Segment Mappings. | | | 132 | Updated Section 4.1.2.3 Auxiliary Vector. | | | 135 | Updated Section 4.2.3 Global Offset Table. | | | 138 | Updated Section 4.2.5.3 Procedure Linkage Table. | | | 142 | Updated Section 5.1.4 Predefined Macros. | | | 145 | Updated Section 6.1 Vector Data Types. | # Specification OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI | Revision Date | Pages | Description | |---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------| | | 146 | Updated Section 6.2 Vector Operators. | | | 147 | Updated Section 6.3 Vector Layout and Element Numbering. | | | 147 | Updated Section 6.4 Vector Built-in Functions. | | | 148 | Updated Table 6-1 Endian-Sensitive Operations. | | | 150 | Updated Table 6-5 Built-In Interfaces for Inserting and Extracting Elements from a Vector. | | | 150 | Updated Table 6-6 Optional Built-In Functions. | | | 150 | Moved Table 6-6 Optional Built-In Functions and the surrounding text from Appendix A Predefined Functions for Vector Programming. | | | 152 | Updated Section 6.5 Language-Specific Vector Support for Other Languages. | | | 153 | Updated Table 6-10 Fortran Vector Data Types. | | | 155 | Updated Appendix A Predefined Functions for Vector Programming. | | | 155 | Updated Appendix A.1 Vector Built-In Functions. | | | 156 | Updated Table A-2 Vector Built-In Functions (with Prototypes). | | | 195 | Updated Appendix A.2 Built-In Vector Predicate Functions. | | | 195 | Updated Table A-3 Built-in Vector Predicate Functions. | | | 202 | Added Appendix A.3 Coding Support. | | | 205 | Updated Section A.4 VSCR Management Built-in Functions. | | | 205 | Updated Table A-7 Functions Provided for Compatibility. | | | 214 | Added Appendix A.6 Deprecated Functions. | | | 214 | Added Table A-8 Deprecated Power SIMD Interfaces. | | | 222 | Added Table A-9 Deprecated Predicates. | | 21 July 2014 | _ | Version 1.0, Initial release. | # **About this Document** This specification defines the OpenPOWER <u>ELF</u> V2 application binary interface (ABI). This ABI is derived from and represents the first major update to the Power ABI since the original release of the IBM® RS/6000® ABI. It was developed to make extensive use of new functions available in OpenPOWER-compliant processors. It expects an OpenPOWER-compliant processor to implement at least Power <u>ISA</u> V2.07B with all OpenPOWER Architecture instruction categories as well as OpenPOWER-defined implementation characteristics for some implementation-specific features. Specifically, to use this ABI and ABI-compliant programs, OpenPOWER-compliant processors must implement the following categories: - Base - 64-Bit - Server (subject to system-level requirements) - Floating-Point - Floating-Point.Record - Load/Store Quadword x2 - Store Conditional Page Mobility (subject to system-level requirements) - Stream - · Transactional Memory - Vector - · Vector.Little-Endian - Vector-Scalar For more information about these categories, see "Categories" in Book I of *Power ISA*, version 2.07B. The OpenPOWER ELF V2 ABI is intended for use in little- and big-endian environments. Version 1.1 About this Document 16 July 2015 Page 15 of 232 Specification OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI # 1. Introduction The Executable and Linking Format (ELF) defines a linking interface for executables and shared objects in two parts. - The first part is the generic System V <u>ABI</u> (<u>http://refspecs.linuxfoundation.org/LSB\_4.1.0/LSB-Coregeneric/LSB-Core-generic/normativerefs.html#NORMATIVEREFSSECT</u>). - The second part is a processor-specific supplement. This document, the OpenPOWER ABI for Linux Supplement for the Power Architecture 64-bit ELF V2 ABI, is the OpenPOWER-compliant processor-specific supplement for use with ELF V2 on 64-bit IBM Power Architecture® systems. This is not a complete System V ABI supplement because it does not define any library interfaces. This document establishes both big-endian and little-endian application binary interfaces (see *Section 2.1.2.1 Byte Ordering* on page 19). OpenPOWER-compliant processors in the 64-bit Power Architecture can execute in either big-endian or little-endian mode. Executables and executable-generated data (in general) that subscribes to either byte ordering is not portable to a system running in the other mode. Note: This ABI specification does not address little-endian byte ordering before Power ISA 2.03. The OpenPOWER ELF V2 ABI is not the same as either the Power Architecture 32-bit ABI supplement or the 64-bit IBM PowerPC® ELF ABI (ELF V1). The Power Architecture 64-bit OpenPOWER ELF V2 ABI supplement is intended to use the same structural layout now followed in practice by other processor-specific ABIs. # 1.1 Reference Documentation The archetypal ELF ABI is described by the System V ABI. Supersessions and addenda that are specific to OpenPOWER ELF V2 Power Architecture (64-bit) processors are described in this document. The following documents are complementary to this document and equally binding: - Power Instruction Set Architecture, Version 2.07B, IBM, 2015. <a href="http://www.power.org">http://www.power.org</a> - *DWARF Debugging Information Format*, Version 4, DWARF Debugging Information Format Workgroup, 2010. http://dwarfstd.org/Dwarf4Std.php - ISO/IEC 9899:2011: Programming languages—C. http://www.iso.org/iso/home/store/catalogue\_tc/catalogue\_detail.htm?csnumber=57853 - Itanium C++ ABI: Exception Handling. Rev 1.22, CodeSourcery, 2001. <a href="http://www.codes-ourcerv.com/public/cxx-abi/abi-eh.html">http://www.codes-ourcerv.com/public/cxx-abi/abi-eh.html</a> - *ELF Handling for Thread-Local Storage*, Version 0.20, Ulrich Drepper, Red Hat Inc., December 21, 2005. http://people.redhat.com/drepper/tls.pdf Version 1.1 Introduction 16 July 2015 Page 17 of 232 The following documents are of interest for their historical information but are not normative in any way. - 64-bit PowerPC ELF Application Binary Interface Supplement 1.9. http://refspecs.linuxfoundation.org/ELF/ppc64/PPC-elf64abi.html - IBM PowerOpen™ ABI Application Binary Interface Big-Endian 32-Bit Hardware Implementation. <a href="mailto:ftp://www.sourceware.org/pub/binutils/ppc-docs/ppc-poweropen/">ftp://www.sourceware.org/pub/binutils/ppc-docs/ppc-poweropen/</a> - Power Architecture 32-bit ABI Supplement 1.0 Embedded/Linux/Unified. https://www.power.org/documentation/power-architecture-32-bit-abi-supplement-1-0-embeddedlinuxunified/ - ALTIVEC PIM: AltiVec (TM) Technology Programming Interface Manual, Freescale Semiconductor, 1999. http://www.freescale.com/files/32bit/doc/ref\_manual/ALTIVECPIM.pdf - ELF Assembly User's Guide, Fourth edition, IBM, 2000. <a href="https://www-01.ibm.com/chips/techlib/techlib.nsf/tech-docs/109917A251EFD64C872569D900656D07/\$file/assem\_um.pdf">https://www-01.ibm.com/chips/techlib/techlib.nsf/tech-docs/109917A251EFD64C872569D900656D07/\$file/assem\_um.pdf</a> Introduction Version 1.1 Page 18 of 232 Version 2.1 16 July 2015 # 2. Low-Level System Information # 2.1 Machine Interface The machine interface describes the specific use of the Power <u>ISA</u> 64-bit features to implement the <u>ELF ABI</u> version 2. ## 2.1.1 Processor Architecture This ABI is predicated on, at a minimum, Power <u>ISA</u> version 2.07B and contains additional implementation characteristics. All OpenPOWER instructions that are defined by the Power Architecture can be assumed to be implemented and to work as specified. ABI-conforming implementations must provide these instructions through software emulation if they are not provided by the OpenPOWER-compliant processor. In addition, the instruction specification must meet additional implementation-defined specifics as commonly required by the OpenPOWER specification. OpenPOWER-compliant processors may support additional instructions beyond the published Instruction Set Architecture (ISA) and may include optional Power Architecture instructions. This ABI does not explicitly impose any performance constraints on systems. # 2.1.2 Data Representation # 2.1.2.1 Byte Ordering The following standard data formats are recognized: - 8-bit byte - 16-bit halfword - 32-bit word - 64-bit doubleword - 128-bit quadword In little-endian byte ordering, the least-significant byte is located in the lowest addressed byte position in memory (byte 0). This byte ordering is alternately referred to as least-significant byte (LSB) ordering. In big-endian byte ordering, the most-significant byte is located in the lowest addressed byte position in memory (byte 0). This byte ordering is alternately referred to as most-significant byte (MSB) ordering. A specific OpenPOWER-compliant processor implementation must state which type of byte ordering is to be used. MSR[LE | SLE]: Although it may be possible to modify the active byte ordering of an application process that uses application-accessible configuration controls or that uses system calls on some systems, applications that change active byte ordering during the course of execution do not conform to this ABI. Table 2-2 through Table 2-5 show the conventions assumed in little-endian byte ordering at the bit and byte levels. These conventions are applied to integer and floating-point data types. As shown in *Table 2-1*, byte numbers are indicated in the upper corners, and bit numbers are indicated in the lower corners. Table 2-1. Little-Endian Bit and Byte Numbering Example Table 2-2. Little-Endian Bit and Byte Numbering in Halfwords | | | 1 | | | 0 | |----|-----|---|---|-----|---| | | MSB | | | LSB | | | 15 | | 8 | 7 | | 0 | Table 2-3. Little-Endian Bit and Byte Numbering in Words | | 3 | 2 | 1 | 0 | |---|-------|-------|------|-----| | | MSB | | | LSB | | 3 | 31 24 | 23 16 | 15 8 | 7 0 | Table 2-4. Little-Endian Bit and Byte Numbering in Doublewords | | 7 | | 6 | | 5 | | | 4 | |----|-----|----|----|----|----|----|-----|----| | | MSB | | | | | | | | | 63 | 56 | 55 | 48 | 47 | 40 | 39 | | 32 | | | 3 | | 2 | | 1 | | | 0 | | | | | | | | | LSB | | | 31 | 24 | 23 | 16 | 15 | 8 | 7 | | 0 | Table 2-5. Little-Endian Bit and Byte Numbering in Quadwords | | 15 | | 14 | | 13 | | | 12 | |-----|-----|-----|-----|-----|-----|-----|-----|----| | | MSB | | | | | | | | | 127 | 120 | 119 | 112 | 111 | 104 | 103 | | 96 | | | 11 | | 10 | | 9 | | | 8 | | | | | | | | | | | | 95 | 88 | 87 | 80 | 79 | 72 | 71 | | 64 | | | 7 | | 6 | | 5 | | | 4 | | | | | | | | | | | | 63 | 56 | 55 | 48 | 47 | 40 | 39 | | 32 | | | 3 | | 2 | | 1 | | | 0 | | | | | | | | | LSB | | | 31 | 24 | 23 | 16 | 15 | 8 | 7 | | 0 | Table 2-7 through Table 2-10 show the conventions assumed in big-endian byte ordering at the bit and byte levels. These conventions are applied to integer and floating-point data types. As shown in *Table 2-6*, byte numbers are indicated in the upper corners, and bit numbers are indicated in the lower corners. Table 2-6. Big-Endian Bit and Byte Numbering Example Table 2-7. Big-Endian Bit and Byte Numbering in Halfwords | 0 | | | 1 | | | |---|-----|---|---|-----|----| | | MSB | | | LSB | | | 0 | | 7 | 8 | | 15 | Table 2-8. Big-Endian Bit and Byte Numbering in Words | 0 | | | 1 | | 2 | | 3 | | | |---|-----|---|---|----|----|----|----|-----|----| | | MSB | | | | | | | LSB | | | 0 | | 7 | 8 | 15 | 16 | 23 | 24 | | 31 | Table 2-9. Big-Endian Bit and Byte Numbering in Doublewords | 0 | | | 1 | | 2 | | 3 | | | |----|-----|----|----|----|----|----|----|-----|----| | | MSB | | | | | | | | | | 0 | | 7 | 8 | 15 | 16 | 23 | 24 | | 31 | | 4 | | | 5 | | 6 | | 7 | | | | | | | | | | | | LSB | | | 32 | | 39 | 40 | 47 | 48 | 55 | 56 | | 63 | Table 2-10. Big-Endian Bit and Byte Numbering in Quadwords | 0 | | 1 | | 2 | | 3 | | | |----|-----|-------|-----|-----|-----|-----|-----|-----| | | MSB | | | | | | | | | 0 | 7 | 8 | 15 | 16 | 23 | 24 | | 31 | | 4 | | 5 | | 6 | | 7 | | | | | | | | | | | | | | 32 | 3 | 9 40 | 47 | 48 | 55 | 56 | | 63 | | 8 | | 9 | | 10 | | 11 | | | | | | | | | | | | | | 64 | 7 | 1 72 | 79 | 80 | 87 | 88 | | 95 | | 12 | | 13 | | 14 | | 15 | | | | | | | | | | | LSB | | | 96 | 10 | 3 104 | 111 | 112 | 119 | 120 | | 127 | **Note:** In the Power ISA, the figures are generally only shown in big-endian byte order. The bits in this data format specification are numbered from left to right (MSB to LSB). **FPSCR Formats:** As of Power ISA version 2.05, the <u>FPSCR</u> is extended from 32 bits to 64 bits. The fields of the original 32-bit FPSCR are now held in bits 32 - 63 of the 64-bit FPSCR. The assembly instructions that operate upon the 64-bit FPSCR have either a W instruction field added to select the operative word for the instruction (for example, **mtfsfi**) or the instruction is extended to operate upon the entire 64-bit FPSCR, (for example, **mffs**). Fields of the FPSCR that represent 1 or more bits are referred to by field number with an indication of the operative word rather than by bit number. # 2.1.2.2 Fundamental Types Table 2-11 describes the <u>ISO</u> C scalar types, and *Table 2-12* on page 23 describes the vector types of the POWER SIMD vector programming API. Each type has a required alignment, which is indicated in the Alignment column. Use of these types in data structures must follow the alignment specified, in the order encountered, to ensure consistent mapping. When using variables individually, more strict alignment may be imposed if it has optimization benefits. Regardless of the alignment rules for the allocation of data types, pointers to both aligned and unaligned data of each data type shall return the value corresponding to a data type starting at the specified address when accessed with either the pointer dereference operator \* or the array reference operator []. Table 2-11. Scalar Types (Page 1 of 2) | Type | ISO C Types | sizeof | Alignment | Description | | |-------------|------------------------|--------|------------|---------------------|--| | Boolean | _Bool | 1 | Byte | Boolean | | | Character | char | 1 | Byte | Unsigned byte | | | | unsigned char | | | | | | | signed char | 1 | Byte | Signed byte | | | Enumeration | signed enum | 4 | Word | Signed word | | | | unsigned enum | 4 | Word | Unsigned word | | | Integral | int | 4 | Word | Signed word | | | | signed int | | | | | | | unsigned int | 4 | Word | Unsigned word | | | | long int | 8 | Doubleword | Signed doubleword | | | | signed long int | 8 | Doubleword | Signed doubleword | | | | unsigned long int | 8 | Doubleword | Unsigned doubleword | | | | long long int | 8 | Doubleword | Signed doubleword | | | | signed long long int | | | | | | | unsigned long long int | 8 | Doubleword | Unsigned doubleword | | | | short int | 2 | Halfword | Signed halfword | | | | signed short int | | | | | | | unsigned short int | 2 | Halfword | Unsigned halfword | | | | int128 | 16 | Quadword | Signed quadword | | | | signedint128 | | | | | | | unsignedint128 | 16 | Quadword | Unsigned quadword | | Table 2-11. Scalar Types (Page 2 of 2) | Туре | ISO C Types | sizeof | Alignment | Description | |------------------|-------------|--------|------------|-----------------------------------| | Pointer | any * | 8 | Doubleword | Data pointer | | | any (*) () | | | Function pointer | | Binary Floating- | float | 4 | Word | Single-precision float | | Point | double | 8 | Doubleword | Double-precision float | | | long double | 16 | Quadword | Extended- or quad-precision float | ## Notes: - · A NULL pointer has all bits set to zero. - A Boolean value is represented as a byte with a value of 0 or 1. If a byte with a value other than 0 or 1 is evaluated as a boolean value (for example, through the use of unions), the behavior is undefined. - If an enumerated type contains a negative value, it is compatible with and has the same representation and alignment as int. Otherwise, it is compatible with and has the same representation and alignment as an unsigned int. - For each real floating-point type, there is a corresponding imaginary type with the same size and alignment, and there is a corresponding complex type. The complex type has the same alignment as the real type and is twice the size; the representation is the real part followed by the imaginary part. Table 2-12. Vector Types (Page 1 of 2) | Туре | Power <u>SIMD</u> C Types | sizeof | Alignment | Description | |------------|-------------------------------------------------------------|--------|-----------|--------------------------------------------------------------------------| | vector-128 | vector unsigned char | 16 | Quadword | Vector of 16 unsigned bytes. | | | vector signed char | 16 | Quadword | Vector of 16 signed bytes. | | | vector bool char | 16 | Quadword | Vector of 16 bytes with a value of either 0 or 2 <sup>8</sup> - 1. | | | vector unsigned short | 16 | Quadword | Vector of 8 unsigned halfwords. | | | vector signed short | 16 | Quadword | Vector of 8 signed halfwords. | | | vector bool short | 16 | Quadword | Vector of 8 halfwords with a value of either 0 or $2^{16}$ - 1. | | | vector unsigned int | 16 | Quadword | Vector of 4 unsigned words. | | | vector signed int | 16 | Quadword | Vector of 4 signed words. | | | vector bool int | 16 | Quadword | Vector of 4 words with a value of either 0 or $2^{32}$ - 1. | | | vector unsigned long <sup>1</sup> vector unsigned long long | 16 | Quadword | Vector of 2 unsigned doublewords. | | | vector signed long <sup>1</sup> vector signed long long | 16 | Quadword | Vector of 2 signed doublewords. | | | vector bool long <sup>1</sup><br>vector bool long long | 16 | Quadword | Vector of 2 doublewords with a value of either 0 or 2 <sup>64</sup> - 1. | | | vector float | 16 | Quadword | Vector of 4 single-precision floats. | <sup>1.</sup> The vector long types are deprecated due to their ambiguity between 32-bit and 64-bit environments. The use of the vector long long types is preferred. Table 2-12. Vector Types (Page 2 of 2) | Туре | Power <u>SIMD</u> C Types | sizeof | Alignment | Description | |------|---------------------------|--------|-----------|---------------------------------------| | | vector double | 16 | Quadword | Vector of 2 double-precision doubles. | | | vector unsignedint128 | 16 | Quadword | Vector of 1 unsigned quadword. | | | vector signedint128 | 16 | Quadword | Vector of 1 signed quadword. | <sup>1.</sup> The vector long types are deprecated due to their ambiguity between 32-bit and 64-bit environments. The use of the vector long long types is preferred. # Notes: • Elements of Boolean vector data types must have a value corresponding to all bits set to either 0 or 1. The result of computations on Boolean vectors, where at least one element is not well formed<sup>1</sup>, is undefined for all vector elements. # Decimal Floating-Point (ISO TR 24732 Support) The decimal floating-point data type is used to specify variables corresponding to the IEEE 754-2008 densely packed, decimal floating-point format. Table 2-13. Decimal Floating-Point Types | Туре | ISO TR 24732 C Types | sizeof | Alignment | Description | |----------------------------|----------------------|--------|------------|---------------------------------| | Decimal Floating-<br>Point | _Decimal32 | 4 | Word | Single-precision decimal float. | | | _Decimal64 | 8 | Doubleword | Double-precision decimal float. | | | _Decimal128 | 16 | Quadword | Quad-precision decimal float. | ## IBM EXTENDED PRECISION # Table 2-14. IBM EXTENDED PRECISION Type | Туре | ISO C Types | sizeof | Alignment | Description | |------------------------|-------------|--------|-----------|------------------------------| | IBM EXTENDED PRECISION | long double | 16 | Quadword | Two double-precision floats. | <sup>1.</sup> An element is well formed if it has all bits set to 0 or all bits set to 1. # IEEE BINARY 128 EXTENDED PRECISION # Table 2-15. IEEE BINARY 128 EXTENDED PRECISION Type | Туре | ISO C Types | sizeof | Alignment | Description | Notes | |--------------------------------------------|-------------|--------|-----------|------------------------------------|-------| | IEEE BINARY 128<br>EXTENDED PRE-<br>CISION | long double | 16 | Quadword | IEEE 128-bit quad-precision float. | 1 | | IEEE BINARY 128<br>EXTENDED PRE-<br>CISION | _Float128 | 16 | Quadword | IEEE 128-bit quad-precision float. | 1, 2 | - 1. Phased in. This type is being phased in and it may not be available on all implementations. - 2. \_\_float128 shall be recognized as a synonym for the \_Float128 data type, and it is used interchangeably to refer to the same type. Implementations that do not offer support for \_Float128 may provide this type with the \_\_float128 type only. # IBM EXTENDED PRECISION && IEEE BINARY 128 EXTENDED PRECISION Availability of the long double data type is subject to conformance to a long double standard where the IBM EXTENDED PRECISION format and the IEEE BINARY 128 EXTENDED PRECISION format are mutually exclusive. # IEEE BINARY 128 EXTENDED PRECISION || IBM EXTENDED PRECISION This ABI provides the following choices for implementation of long double in compilers and systems. The preferred implementation for long double is the IEEE 128-bit quad-precision binary floating-point type. # • IEEE BINARY 128 EXTENDED PRECISION - Long double is implemented as an IEEE 128-bit quad-precision binary floating-point type in accordance with the applicable IEEE floating-point standards. - Support is provided for all IEEE standard features. - IEEE128 quad-precision values are passed in <u>VMX</u> parameter registers. - With some compilers, \_Float128 can be used to access IEEE128 independent of the floating-point representation chosen for the long double ISO C type. However, this is not part of the C standard. # • IBM EXTENDED PRECISION - Support is provided for the IBM EXTENDED PRECISION format. In this format, double-precision numbers with different magnitudes that do not overlap provide an effective precision of 106 bits or more, depending on the value. The high-order double-precision value (the one that comes first in storage) must have the larger magnitude. The high-order double-precision value must equal the sum of the two values, rounded to nearest double (the Linux convention, unlike AIX). - IBM EXTENDED PRECISION form provides the same range as double precision (about 10<sup>-308</sup> to 10<sup>308</sup>) but more precision (a variable amount, about 31 decimal digits or more). - As the absolute value of the magnitude decreases (near the denormal range), the precision available in the low-order double also decreases. - When the value represented is in the subnormal or denormal range, this representation provides no more precision than 64-bit (double) floating-point. - The actual number of bits of precision can vary. If the low-order part is much less than one unit of least precision (ULP) of the high-order part, significant bits (all 0s or all 1s) are implied between the significands of high-order and low-order numbers. Some algorithms that rely on having a fixed number of bits in the significand can fail when using extended precision. This implementation differs from the IEEE 754 Standard in the following ways: - The software support is restricted to round-to-nearest mode. Programs that use extended precision must ensure that this rounding mode is in effect when extended-precision calculations are performed. - This implementation does not fully support the IEEE special numbers <u>NaN</u> and <u>INF</u>. These values are encoded in the high-order double value only. The low-order value is not significant, but the low-order value of an infinity must be positive or negative zero. - This implementation does not support the IEEE status flags for overflow, underflow, and other conditions. These flags have no meaning in this format. # 2.1.2.3 Aggregates and Unions The following rules for aggregates (structures and arrays) and unions apply to their alignment and size: - The entire aggregate or union must be aligned to its most strictly aligned member, which corresponds to the member with the largest alignment, including flexible array members. - Each member is assigned the lowest available offset that meets the alignment requirements of the member. Depending on the previous member, internal padding can be required. - The entire aggregate or union must have a size that is a multiple of its alignment. Depending on the last member, tail padding may be required. For Figure 2-1 through Figure 2-10, the big-endian byte offsets are located in the upper left corners, and the little-endian byte offsets are located in the upper right corners. Figure 2-1. Structure Smaller than a Word # Figure 2-2. Structure with No Padding Figure 2-3. Structure with Internal Padding Figure 2-4. Structure with Internal and Tail Padding struct { char c; double d; short s; }; doubleword-aligned, sizeof is 24 little endian Figure 2-5. Structure with Vector Element and Internal Padding struct { char c; vector char vc; } quadword-aligned (16 bytes), sizeof is 32 little endian | 1 | 0 | |-----|----| | pad | С | | | 4 | | pad | | | | 8 | | pad | | | | 12 | | pad | | | | 16 | | VC | | | | 20 | | VC | | | | 24 | | VC | | | | 28 | | vc | | | 0 | 1 | |----|-----| | С | pad | | 4 | | | | pad | | 8 | | | | pad | | 12 | | | | pad | | 16 | | | | VC | | 20 | | | | VC | | 24 | | | | VC | | 28 | | | | VC | Figure 2-6. Structure with Vector Element and Tail Padding struct { vector char vc; char c; } quadword-aligned (16 bytes), sizeof is 32 little endian | | | 0 | |-----|-----|----| | VC | | | | | | 4 | | vc | | | | | | 8 | | VC | | | | | | 12 | | vc | | | | | 17 | 16 | | pad | | С | | | · · | 20 | | pad | | | | | | 24 | | pad | | | | | | 28 | | pad | | | | 0 | | | | | |----|---|----|-----|-----| | | | | VC | | | 4 | | | | | | | | | VC | | | 8 | | | | | | | | | VC | | | 12 | | | | | | | | | VC | | | 16 | | 17 | | | | ( | С | | | pad | | 20 | | | | | | | | | pad | | | 24 | | | | | | | | | pad | | | 28 | | | | | | | | | pad | | little endian # **Advance** Figure 2-7. Structure with Internal Padding and Vector Element struct { char c; double d; vector \_\_int128 vi128; }; quadword-aligned (16 bytes), sizeof is 32 | | 1 | | 0 | |-------|---|---|----| | pad | | С | | | | | | 4 | | pad | | | | | | | | 8 | | d | | | | | | | | 12 | | d | | | | | | | | 16 | | vi128 | | | | | | | | 20 | | vi128 | | | | | | | | 24 | | vi128 | | | | | | | | 28 | | vi128 | | | | | 0 | 1 | |----|-------| | С | pad | | 4 | | | | pad | | 8 | | | | d | | 12 | | | | d | | 16 | | | | vi128 | | 20 | | | | vi128 | | 24 | | | | vi128 | | 28 | | | | vi128 | | | | Figure 2-8. Structure with Internal Padding and 128-Bit Integer struct { char c; double d; \_\_int128 i128; } quadword-aligned (16 bytes), sizeof is 32 # little endian | 1 | 0 | |------|----| | pad | С | | | 4 | | pad | | | | 8 | | d | | | | 12 | | d | | | | 16 | | i128 | | | | 20 | | i128 | | | | 24 | | i128 | | | | 28 | | i128 | | | 0 | 4 | |----|------| | 0 | 1 | | С | pad | | 4 | | | | pad | | 8 | | | | d | | 12 | | | | d | | 16 | | | | i128 | | 20 | | | | i128 | | 24 | | | | i128 | | 28 | | | | i128 | # Figure 2-9. Packed Structure struct { char c; double d; \_\_int128 i128; } \_\_attribute\_\_ ((packed)); byte-aligned, sizeof is 25 little endian big endian | 0 | | 1 | |----|----|------| | | С | d | | 4 | | | | | | d | | 8 | | 9 | | | d | i128 | | 12 | | | | | | i128 | | 16 | | | | | | i128 | | 20 | 24 | | 20 24 i128 Figure 2-10. Union Allocation # 2.1.2.4 Bit Fields Bit fields can be present in definitions of C structures and unions. These bit fields define whole objects within the structure or union where the number of bits in the bit field is specified. In Table 2-16, a signed range goes from $-2^{w-1}$ to $2^{w-1}$ - 1 and an unsigned range goes from 0 to $2^{w}$ - 1. Table 2-16. Bit Field Types (Page 1 of 2) j | Bit Field Type | Width (w) | |----------------|-----------| | _Bool | 1 | | signed char | 1 - 8 | | unsigned char | | | signed short | 1 - 16 | | unsigned short | | | signed int | 1 - 32 | | unsigned int | | | enum | | Table 2-16. Bit Field Types (Page 2 of 2) | Bit Field Type | Width (w) | |--------------------|-----------| | signed long | 1 - 64 | | unsigned long | | | signed long long | | | unsigned long long | | | signedint128 | 1 - 128 | | unsignedint128 | | Bit fields can be a signed or unsigned of type short, int, long, or long long. However, bit fields shall have the same range for each corresponding type. For example, signed short must have the same range as unsigned short. All members of structures and unions, including bit fields, must comply with the size and alignment rules. The following list of additional size and alignment rules apply to bit fields: - The allocation of bit fields is determined by the system endianness. For little-endian implementations, the bit allocation is from the least-significant (right) end to the most-significant (left) end. The reverse is true for big-endian implementations; the bit allocation is from most-significant (left) end to the least-significant (right) end. - A bit field cannot cross its unit boundary; it must occupy part or all or the storage unit allocated for its declared type. - If there is enough space within a storage unit, bit fields must share the storage unit with other structure members, including members that are not bit fields. Clearly, all the structure members occupy different parts of the storage unit. - The types of unnamed bit fields have no effect on the alignment of a structure or union. However, the offsets of an individual bit field's member must comply with the alignment rules. An unnamed bit field of zero width causes sufficient padding (possibly none) to be inserted for the next member, or the end of the structure if there are no more nonzero width members, to have an offset from the start of the structure that is a multiple of the size of the declared type of the zero-width member. In *Table 2-17*, the little-endian byte offsets are given in the upper right corners, and the bit numbers are given in the lower corners. Table 2-17. Little-Endian Bit Numbering for 0x01020304 | | | 7 | | | 6 | | | 5 | | | 4 | |----|---|----|----|---|----|----|---|----|----|---|----| | | 0 | | | 1 | | | 0 | | | 2 | | | 63 | 3 | 56 | 55 | | 48 | 47 | | 40 | 39 | | 32 | | | | 3 | | | 2 | | | 1 | | | 0 | | | 0 | | | 3 | | | 0 | | | 4 | | | 3 | l | 24 | 23 | | 16 | 15 | | 8 | 7 | | 0 | In *Table 2-18*, the big-endian byte offsets are given in the upper left corners, and the bit numbers are given in the lower corners. Table 2-18. Big-Endian Bit Numbering for 0x01020304 | 0 | | | 1 | | | 2 | | | 3 | | | |----|---|----|----|---|----|----|---|----|----|---|----| | | 0 | | | 1 | | | 0 | | | 2 | | | 0 | | 7 | 8 | | 15 | 16 | | 23 | 24 | | 31 | | 4 | | | 5 | | | 6 | | | 7 | | | | | 0 | | | 3 | | | 0 | | | 4 | | | 32 | | 39 | 40 | | 47 | 48 | | 55 | 56 | | 63 | The byte offsets for structure and union members are shown in Figure 2-11 through Figure 2-15. Figure 2-11. Simple Bit Field Allocation struct {int j : 5; int k : 6; int m : 7; }; word-aligned, sizeof is 4 little endian Figure 2-12. Bit Field Allocation with Boundary Alignment ``` struct { short s : 9; int j : 9; char c; short t : 9; short u: 9; char d; }; word-aligned, sizeof is 12 little endian 3 0 С pad j s 0 31 24 23 18 17 9 8 5 pad u pad t 31 25 24 16 15 9 8 0 9 8 d pad 31 8 7 0 big endian 0 С pad j s 7 8 13 14 22 23 31 5 pad t pad u 7 31 15 16 22 23 9 8 pad d 23 24 31 0 ``` Figure 2-13. Bit Field Allocation with Storage Unit Sharing 15 # Figure 2-14. Bit Field Allocation in a Union union { char c; short s : 8; }; 7 8 halfword-aligned, sizeof is 2 ## little endian 0 | | | 1 | | | 0 | |----|-----|---|---|---|---| | | pad | | | С | | | 15 | | 8 | 7 | | 0 | | | | 1 | | | 0 | | | pad | | | s | | | 15 | | 8 | 7 | | 0 | # big endian | 0 | | | 1 | | | |---|---|---|---|-----|----| | | С | | | pad | | | 0 | | 7 | 8 | | 15 | | 0 | | | 1 | | | | | S | | | pad | | | 0 | | 7 | 8 | | 15 | | | | | | | | Figure 2-15. Bit Field Allocation with Unnamed Bit Fields ``` struct { char c; int : 0; char d; short: 9; char e; }; byte aligned, sizeof is 9 little endian 1 0 :0 С 0 31 8 7 4 6 d pad :9 pad 0 31 25 24 16 15 8 7 8 е 7 0 big endian :0 С 7 31 0 8 4 6 d :9 pad pad 7 15 16 24 25 0 8 31 8 е 0 7 ``` **Note:** In *Figure 2-15*, the alignment of the structure is not affected by the unnamed short and int fields. The named members are aligned relative to the start of the structure. However, it is possible that the alignment of the named members is not on optimum boundaries in memory. For instance, in an array of the structure in *Figure 2-15*, the d members will not all be on 4-byte (integer) boundaries. # 2.2 Function Calling Sequence The standard sequence for function calls is outlined in this section. The layout of the stack frame, the parameter passing convention, and the register usage are also described in this section. Standard library functions use these conventions, except as documented for the register save and restore functions. The conventions given in this section are adhered to by C programs. For more information about the implementation of C, see *Section 2.3 Coding Examples* on page 66. Note: While it is recommended that all functions use the standard calling sequence, the requirements of the standard calling sequence are only applicable to global functions. Different calling sequences and conventions can be used by local functions that cannot be reached from other compilation units, if they comply with the stack back trace requirements. Some tools may not work with alternate calling sequences and conventions. # 2.2.1 Registers Programs and compilers may freely use all registers except those reserved for system use. The system signal handlers are responsible for preserving the original values upon return to the original execution path. Signals that can interrupt the original execution path are documented in the System V Interface Definition (SVID). The tables in Section 2.2.1.1 Register Roles on page 41 give an overview of the registers that are global during program execution. The tables use three terms to describe register preservation rules: Nonvolatile A caller can expect that the contents of all registers marked nonvolatile are valid after control returns from a function call. A callee shall save the contents of all registers marked nonvolatile before modification. The callee must restore the contents of all such registers before returning to its caller. Volatile A caller cannot trust that the contents of registers marked volatile have been preserved across a function call. A callee need not save the contents of registers marked volatile before modifica- tion. Limited-access The contents of registers marked limited-access have special preservation rules. > These registers have mutability restricted to certain bit fields as defined by the Power ISA. The individual bits of these bit fields are defined by this ABI to be limited-access. Under normal conditions, a caller can expect that these bits have been preserved across a function call. Under the special conditions indicated in Section 2.2.1.2 Limited-Access Bits on page 46, a caller shall expect that these bits will have changed across function calls even if they have not. A callee may only permanently modify these bits without preserving the state upon entrance to the function if the callee satisfies the special conditions indicated in Section 2.2.1.2. Otherwise, these bits must be preserved before modification and restored before returning to the caller. Reserved The contents of registers marked reserved are for exclusive use of system func- > tions, including the ABI. In limited circumstances, a program or program libraries may set or query such registers, but only when explicitly allowed in this document. ## 2.2.1.1 Register Roles In the 64-bit OpenPOWER Architecture, there are always 32 general-purpose registers, each 64 bits wide. Throughout this document the symbol rN is used, where N is a register number, to refer to general-purpose register N. Table 2-19. Register Roles | Register | Preservation Rules | Purpose | |------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------| | rO | Volatile | Optional use in function linkage. Used in function prologues. | | r1 | Nonvolatile | Stack frame pointer. | | r2 | Nonvolatile <sup>1</sup> | TOC pointer. | | r3 - r10 | Volatile | Parameter and return values. | | r11 | Volatile | Optional use in function linkage. Used as an environment pointer in languages that require environment pointers. | | r12 | Volatile | Optional use in function linkage. Function entry address at the global entry point. | | r13 | Reserved | Thread pointer (see Section 3.7 Thread Local Storage ABI on page 110). | | r14 - r31 <sup>2</sup> | Nonvolatile | Local variables. | | LR | Volatile | Link register. | | CTR | Volatile | Loop count register. | | TAR | Reserved | Reserved for system use. This register should not be read or written by application software. | | XER | Volatile | Fixed-point exception register. | | CR0 - CR1 | Volatile | Condition register fields. | | CR2 - CR4 | Nonvolatile | Condition register fields. | | CR5 - CR7 | Volatile | Condition register fields. | | DSCR | Limited Access | Data stream prefetch control. | | VRSAVE | Reserved | Reserved for system use. This register should not be read or written by application software. | <sup>1.</sup> Register r2 is nonvolatile with respect to calls between functions in the same compilation unit. It is saved and restored by code inserted by the linker resolving a call to an external function. For more information, see *TOC Pointer Usage* on page 41. ## TOC Pointer Usage As described in *Section 3.4 Symbol Table* on page 95, the TOC pointer, r2, is commonly initialized by the global function entry point when a function is called through the global entry point. It may be called from a module other than the current function's module or from an unknown call point, such as through a function pointer. (For more information, see *Section 2.3.2.1 Function Prologue* on page 69.) In those instances, it is the caller's responsibility to store the TOC pointer, r2, in the TOC pointer doubleword of the caller's stack frame. For references external to the compilation unit, this code is inserted by the static linker if a function is to be resolved by the dynamic linker. For references through function pointers, it is the <sup>2.</sup> If a function needs a frame pointer, assigning r31 to the role of the frame pointer is recommended. compiler's or assembler programmer's responsibility to insert appropriate TOC save and restore code. If the function is called from the same module as the callee, the callee must preserve the value of r2. (See *Section 3.6.1 Function Call* on page 108 for a description of function entry conventions.) When a function calls another function, the TOC pointer must have a legal value pointing to the TOC base, which may be initialized as described in *Section 4.2.3 Global Offset Table* on page 135. When global data is accessed, the TOC pointer must be available for dereference at the point of all uses of values derived from the TOC pointer in conjunction with the @I operator. This property is used by the linker to optimize TOC pointer accesses. In addition, all reaching definitions for a TOC-pointer-derived access must compute the same definition for code to be ABI compliant. (See the *Section 3.6.3.1 TOC Pointer Usage* on page 109.) In some implementations, non ABI-compliant code may be processed by providing additional linker options; for example, linker options disabling linker optimization. However, this behavior in support of non-ABI compliant code is not guaranteed to be portable and supported in all systems. For examples of compliant and noncompliant code, see *Section 3.6.3.1 TOC Pointer Usage* on page 109. ### Optional Function Linkage Except as follows, a function cannot depend on the values of those registers that are optional in the function linkage (r0, r11, and r12) because they may be altered by interlibrary calls: - When a function is entered in a way to initialize its environment pointer, register r11 contains the environment pointer. It is used to support languages with access to additional environment context; for example, for languages that support lexical nesting to access its lexically nested outer context. - When a function is entered through its global entry point, register r12 contains the entry-point address. For more information, see the description of dual entry points in *Section 2.3.2.1 Function Prologue* on page 69 and *Section 2.3.2.2 Function Epilogue* on page 70. #### Stack Frame Pointer The stack pointer always points to the lowest allocated valid stack frame. It must maintain quadword alignment and grow toward the lower addresses. The contents of the word at that address point to the previously allocated stack frame when the code has been compiled to maintain back chains. A called function is permitted to decrement it if required. For more information, see *Section 2.3.8 Dynamic Stack Space Allocation* on page 87. ### Link Register The link register contains the address that a called function normally returns to. It is volatile across function calls. ### Condition Register Fields In the condition register, the bit fields CR2, CR3, and CR4 are nonvolatile. The value on entry must be restored on exit. The other bit fields are volatile. This ABI requires OpenPOWER-compliant processors to implement **mfocr** instructions in a manner that initializes undefined bits of the RT result register of **mfocr** instructions to one of the following values: - 0, in accordance with OpenPOWER-compliant processor implementation practice - The architected value of the corresponding CR field in the **mfocr** instruction **Erratum:** When executing an **mfocr** instruction, the POWER8 processor does not implement the behavior described in the "Fixed-Point Invalid Forms and Undefined Conditions" section of *POWER8 Processor User's Manual for the Single-Chip Module*. Instead, it replicates the selected condition register field within the byte that contains it rather than initializing to 0 the bits corresponding to the nonselected bits of the byte that contains it. When generating code to save two condition register fields that are stored in the same byte, the compiler must mask the value received from **mfocr** to avoid corruption of the resulting (partial) condition register word. For more information, see *Power ISA*, version 2.07B and "Fixed-Point Invalid Forms and Undefined Conditions" in *POWER8 Processor User's Manual for the Single-Chip Module*. In OpenPOWER-compliant processors, floating-point and vector functions are implemented using a unified vector-scalar model. As shown in *Figure 2-16* and *Figure 2-17*, there are 64 vector-scalar registers; each is 128 bits wide. The vector-scalar registers can be addressed with vector-scalar instructions, for vector and scalar processing of all 64 registers, or with the "classic" Power floating-point instructions to refer to a 32-register subset of 64 bits per register. They can also be addressed with VMX instructions to refer to a 32-register subset of 128-bit wide registers. Figure 2-16. Floating-Point Registers as Part of VSRs | VSR(0) | FPR[0] | | |---------|---------|-----| | VSR(1) | FPR1] | | | | | | | | | | | VSR(30) | FPR[30] | | | VSR(31) | FP[31] | | | VSR(32) | | | | VSR(33) | | | | | | | | | | | | VSR(62) | | | | VSR(63) | | | | • | 0 63 | 127 | Figure 2-17. Vector Registers as Part of VSRs The classic floating-point repertoire consists of 32 floating-point registers, each 64 bits wide, and an associated special-purpose register to provide floating-point status and control. Throughout this document, the symbol fN is used, where N is a register number, to refer to floating-point register N. For the purpose of function calls, the right half of VSX registers, corresponding to the classic floating-point registers (that is, vsr0 - vsr31), is volatile. Table 2-20. Floating-Point Register Roles for Binary Floating-Point Types | Register | Preservation Rules | Purpose | |-----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | fO | Volatile | Local variables. | | f1 - f13 | Volatile | Used for parameter passing and return values of binary float types. | | f14 - f31 | Nonvolatile | Local variables. | | FPSCR | Limited-access | Floating-Point Status and Control Register limited-access bits. Preservation rules governing the limited-access bits for the bit fields [VE], [OE], [UE], [ZE], [XE], and [RN] are presented in <i>Section 2.2.1.2 Limited-Access Bits</i> on page 46. | ## DFP Support The OpenPOWER ABI supports the decimal floating-point (DFP) format and DFP language extensions. The default implementation of DFP types shall be a software implementation of the IEEE DFP standard (IEEE Standard 754-2008). The Power ISA decimal floating-point category extends the Power Architecture by adding a decimal floating-point unit. It uses the existing 64-bit floating-point registers and extends the FPSCR register to 64 bits, where it defines a decimal rounding-control field in the extended space. For OpenPOWER, DFP support is defined as an optional category. When DFP is supported as a vendor-specific implementation capability, compilers can be used to implement DFP support. The compilers should provide an option to generate DFP instructions or to issue calls to DFP emulation software. The DFP parameters are passed in floating-point registers. As with other implementation-specific features, all OpenPOWER-compliant programs must be able to execute, functionally indistinguishably, on hardware with and without vendor-specific extensions. It is the application's responsibility to transparently adapt to the absence of vendor-specific features by using a library responsive to the presence of DFP hardware, or in conjunction with operating-system dynamic library services, to select from among multiple DFP libraries that contain either a first software implementation or a second hardware implementation. Single-precision, double-precision, and quad-precision decimal floating-point parameters shall be passed in the floating-point registers. Single-precision decimal floating-point shall occupy the lower half of a floating-point register. Quad-precision floating-point values shall occupy an even/odd register pair. When passing quad-precision decimal floating-point parameters in accordance with this ABI, an odd floating-point register may be skipped in allocation order to align quad-precision parameters and results in an even/odd register pair. When a floating-point register is skipped during input parameter allocation, words in the corresponding GPR or memory doubleword in the parameter list are not skipped. Table 2-21. Floating-Point Register Roles for Decimal Floating-Point Types | Register | Preservation Rules | Purpose | |----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FPSCR | Limited-access | Floating-Point Status and Control Register limited-access bits. Preservation rules governing the limited-access bits for the bit field [DRN] are presented in Section 2.2.1.2 Limited-Access Bits on page 46. | The OpenPOWER vector-category instruction repertoire provides the ability to reference 32 vector registers, each 128 bits wide, of the vector-scalar register file, and a special-purpose register <u>VSCR</u>. Throughout this document, the symbol vN is used, where N is a register number, to refer to vector register N. Table 2-22. Vector Register Roles | Register | Preservation Rules | Purpose | |-----------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | v0 - v1 | Volatile | Local variables. | | v2 - v13 | Volatile | Used for parameter passing and return values. | | v14 - v19 | Volatile | Local variables. | | v20 - v31 | Nonvolatile | Local variables. | | VSCR | Limited-access | 32-bit Vector Status and Control Register. Preservation rules governing the limited-access bits for the bit field [NJ] are presented in <i>Section 2.2.1.2 Limited-Access Bits</i> on page 46. | ## IEEE BINARY 128 EXTENDED PRECISION Parameters in IEEE BINARY 128 EXTENDED PRECISION format shall be passed in a single 128-bit vector register as if they were vector values. ### IBM EXTENDED PRECISION Parameters in the IBM EXTENDED PRECISION format with a pair of two double-precision floating-point values shall be passed in two successive floating-point registers. If only one value can be passed in a floating-point register, the second parameter will be passed in a GPR or in memory in accordance with the parameter passing rules for structure aggregates. ### 2.2.1.2 Limited-Access Bits The Power ISA identifies a number of registers that have mutability limited to the specific bit fields indicated in the following list: | FPSCR [VE] | The Floating-Point Invalid Operation Exception Enable bit [VE] of the FPSCR register. | |-------------|---------------------------------------------------------------------------------------| | FPSCR [OE] | The Floating-Point Overflow Exception Enable bit [OE] of the FPSCR register. | | FPSCR [UE] | The Floating-Point Underflow Exception Enable bit [UE] of the FPSCR register. | | FPSCR [ZE] | The Floating-Point Zero Divide Exception Enable bit [ZE] of the FPSCR register. | | FPSCR [XE] | The Floating-Point Inexact Exception Enable bit [XE] of the FPSCR register. | | FPSCR [RN] | The Binary Floating-Point Rounding Control field [RN] of the FPSCR register. | | FPSCR [DRN] | The DFP Rounding Control field [DRN] of the 64-bit FPSCR register. | | VSCR [NJ] | The Vector Non-Java Mode field [NJ] of the VSCR register. | The bits composing these bit fields are identified as limited access because this ABI manages how they are to be modified and preserved across function calls. Limited-access bits may be changed across function calls only if the called function has specific permission to do so as indicated by the following conditions. A function without permission to change the limited-access bits across a function call shall save the value of the register before modifying the bits and restore it before returning to its calling function. #### Limited-Access Conditions Standard library functions expressly defined to change the state of limited-access bits are not constrained by nonvolatile preservation rules; for example, the fesetround() and feenableexcept() functions. All other standard library functions shall save the old value of these bits on entry, change the bits for their purpose, and restore the bits before returning. Where a standard library function, such as qsort(), calls functions provided by an application, the following rules shall be observed: - The limited-access bits, on entry to the first call to such a callback, must have the values they had on entry to the library function. - The limited-access bits, on entry to a subsequent call to such a callback, must have the values they had on exit from the previous call to such a callback. - The limited-access bits, on exit from the library function, must have the values they had on exit from the last call to such a callback. The compiler can directly generate code that saves and restores the limited-access bits. The values of the limited-access bits are unspecified on entry into a signal handler because a library or user function can temporarily modify the limited-access bits when the signal is taken. When setjmp() returns from its first call (also known as direct invocation), it does not change the limited access bits. The limited access bits have the values they had on entry to the setjmp() function. When longjmp() is performed, it appears to be returning from a call to setjmp(). In this instance, the limited access bits are not restored to the values they had on entry to the setjmp() function. C library functions, such as \_FPU\_SETCW() defined in <fpu\_control.h>, may modify the limited-access bits of the FPSCR. Additional C99 functions that can modify the FPSCR are defined in <fenv.h>. The vector vec mtvscr() function may change the limited-access NJ bit. The unwinder does not modify limited-access bits. To avoid the overhead of saving and restoring the FPSCR on every call, it is only necessary to save it briefly before the call and to restore it after any instructions or groups of instructions that need to change its control flags have been completed. In some cases, that can be avoided by using instructions that override the FPSCR rounding mode. If an exception and the resulting signal occur while the FPSCR is temporarily modified, the signal handler cannot rely on the default control flag settings and must behave as follows: - If the signal handler will unwind the stack, print a traceback, and abort the program, no other special handling is needed. - If the signal handler will adjust some register values (for example, replace a NaN with a zero or infinity) and then resume execution, no other special handling is needed. There is one exception; if the signal handler changed the control flags, it should restore them. - If the signal handler will unwind the stack part way and resume execution in a user exception handler, the application should save the FPSCR beforehand and the exception handler should restore its control flags. #### 2.2.2 The Stack Frame A function shall establish a stack frame if it requires the use of nonvolatile registers, its local variable usage cannot be optimized into registers and the protected zone, or it calls another function. For more information about the protected zone, see *Section 2.2.2.4* on page 54. It need only allocate space for the required minimal stack frame, consisting of a back-chain doubleword (optionally containing a back-chain pointer), the saved <u>CR</u> word, a reserved word, the saved <u>LR</u> doubleword, and the saved <u>TOC</u> pointer doubleword. Figure 2-18 shows the relative layout of an allocated stack frame following a nonleaf function call, where the stack pointer points to the back-chain word of the caller's stack frame. By default, the stack pointer always points to the back-chain word of the most recently allocated stack frame. For more information, see Section 2.2.2.2 Minimum Stack Frame Elements on page 49. Figure 2-18. Stack Frame Organization In Figure 2-18 the white areas indicate an optional save area of the stack frame. For a description of the optional save areas described by this ABI, see Section 2.2.2.3 Optional Save Areas on page 50. # 2.2.2.1 General Stack Frame Requirements The following general requirements apply to all stack frames: - The stack shall be quadword aligned. - · The minimum stack frame size shall be 32 bytes. A minimum stack frame consists of the first 4 doublewords (back-chain doubleword, CR save word and reserved word, LR save doubleword, and TOC pointer doubleword), with padding to meet the 16-byte alignment requirement. - · There is no maximum stack frame size defined. - Padding shall be added to the Local Variable Space of the stack frame to maintain the defined stack frame alignment. - The stack pointer, r1, shall always point to the lowest address doubleword of the most recently allocated stack frame. - The stack shall start at high addresses and grow downward toward lower addresses. - The lowest address doubleword (the back-chain word in *Figure 2-18*) shall point to the previously allocated stack frame when a back chain is present. As an exception, the first stack frame shall have a value of 0 (NULL). - If required, the stack pointer shall be decremented in the called function's prologue and restored in the called function's epilogue. - The stack pointer shall be updated atomically so that, at all times, it points to a valid back-chain double-word if a back chain is maintained. This update may be achieved in a number of ways, as described in Section 2.3.2.3 Rules for Prologue and Epilogue Sequences on page 70. - Before a function calls any other functions, it shall save the value of the LR register into the LR save doubleword of the caller's stack frame. **Note:** An optional frame pointer may be created if necessary (for example, as a result of dynamic allocation on the stack as described in *Section 2.3.8 Dynamic Stack Space Allocation* on page 87) to address arguments or local variables. An example of a minimum stack frame allocation that meets these requirements is shown in *Figure 2-19*. Figure 2-19. Minimum Stack Frame Allocation with and without Back Chain | With back chain: | | |---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | mflr r0<br>std r0,16(r1)<br>stdu r1,-32(r1) | <ul> <li>Copy LR to RO</li> <li>Store the LR in the previous LR save doubleword</li> <li>Store back chain, decrement SP</li> </ul> | | Without back chain: | | | mflr rO | - Copy LR to RO | | std r0,16(r1) | - Store the LR in the previous LR save doubleword | | addi r1,r1,-32 | - Decrement SP | ### 2.2.2.2 Minimum Stack Frame Elements # Back Chain Doubleword When a back chain is not present, alternate information compatible with the ABI unwind framework to unwind a stack must be provided by the compiler, for all languages, regardless of language features. A compiler that does not provide such system-compatible unwind information must generate a back chain. All compilers shall generate back chain information by default, and default libraries shall contain a back chain. On systems where system-wide unwind capabilities are not provided, compilers must not generate object files without back-chain generation. A system shall provided a programmatic interface to query unwind information when system-wide unwind capabilities are provided. ### CR Save Word If a function changes the value in any nonvolatile field of the condition register, it shall first save at least the value of those nonvolatile fields of the condition register, to restore before function exit. The caller frame CR Save Word may be used as the save location. This location in the current frame may be used as temporary storage, which is volatile over function calls. #### Reserved Word This word is reserved for system functions. Modifications of the value contained in this word are prohibited unless explicitly allowed by future ABI amendments. #### LR Save Doubleword If a function changes the value of the link register, it must first save the old value to restore before function exit. The caller frame LR Save Doubleword may be used as the save location. This location in the current frame may be used as temporary storage, which is volatile over a function call. #### TOC Pointer Doubleword If a function changes the value of the TOC pointer register, it shall first save it in the TOC pointer doubleword. ### 2.2.2.3 Optional Save Areas This ABI provides a stack frame with a number of optional save areas. These areas are always present, but may be of size 0. This section indicates the relative position of these save areas in relation to each other and the primary elements of the stack frame. Because the back-chain word of a stack frame must maintain quadword alignment, a reserved word is introduced above the CR save word to provide a quadword-aligned minimal stack frame and align the doublewords within the fixed stack frame portion at doubleword boundaries. An optional alignment padding to a quadword-boundary element might be necessary above the Vector Register Save Area to provide 16-byte alignment, as shown in *Figure 2-18* on page 48. ### Floating-Point Register Save Area If a function changes the value in any nonvolatile floating-point register fN, it shall first save the value in fN in the Floating-Point Register Save Area and restore the register upon function exit. If full unwind information such as $\underline{DWARF}$ is present, registers can be saved in arbitrary locations in the stack frame. If the system floating-point register save and restore functions are to be used, the floating-point registers shall be saved in a contiguous range. Floating-point register fN is saved in the doubleword located $8 \times (32 - N)$ bytes before the back-chain word of the previous frame, as shown in *Figure 2-18* on page 48. The Floating-Point Register Save Area is always doubleword aligned. The size of the Floating-Point Register Save Area depends upon the number of floating-point registers that must be saved. If no floating-point registers are to be saved, the Floating-Point Register Save Area has a zero size. ## General-Purpose Register Save Area If a function changes the value in any nonvolatile general-purpose register rN, it shall first save the value in rN in the General-Purpose Register Save Area and restore the register upon function exit. If full DWARF unwind information is present, registers can be saved in arbitrary locations in the stack frame. If the system general-purpose register save and restore functions are to be used, the general-purpose registers shall be saved in a contiguous range. General-purpose register rN is saved in the doubleword located $8 \times (32 - N)$ bytes below the floating-point save area, as shown in *Figure 2-18*. The General-Purpose Register Save Area is always doubleword aligned. The size of the General-Purpose Register Save Area depends upon the number of general registers that must be saved. If no general-purpose registers are to be saved, the General-Purpose Register Save Area has a zero size. ## Vector Register Save Area If a function changes the value in any nonvolatile vector register vN, it shall first save the value in vN in the Vector Register Save Area and restore the register upon function exit. If full DWARF unwind information is present, registers can be saved in arbitrary locations in the stack frame. If the system vector register save and restore functions are to be used, the vector registers shall be saved in a contiguous range. Vector register vN is saved in the quadword located $16 \times (32 - N)$ bytes before the General-Purpose Register Save Area plus alignment padding, as shown in *Figure 2-18*. The Vector Register Save Area is always quadword aligned. If necessary to ensure suitable alignment of the vector save area, a padding doubleword may be introduced between the vector register and General-Purpose Register Save Areas, and/or the Local Variable Space may be expanded to the next quadword boundary. The size of the Vector Register Save Area depends upon the number of vector registers that must be saved. It ranges from 0 bytes to a maximum of 192 bytes ( $12 \times 16$ ). If no vector registers are to be saved, the Vector Register Save Area has a zero size. ### Local Variable Space The Local Variable Space is used for allocation of local variables. The Local Variable Space is located immediately above the Parameter Save Area, at a higher address. There is no restriction on the size of this area. **Note:** Sometimes a register spill area is needed. It is typically positioned above the Local Variable Space. The Local Variable Space also contains any parameters that need to be assigned a memory address when the function's parameter list does not require a save area to be allocated by the caller. ## Parameter Save Area The Parameter Save Area shall be allocated by the caller for function calls unless a prototype is provided for the callee indicating that all parameters can be passed in registers. (This requires a Parameter Save Area to be created for functions where the number and type of parameters exceeds the registers available for parameter passing in registers, for those functions where the prototype contains an ellipsis to indicate a variadic function, and functions are declared without prototype.) When the caller allocates the Parameter Save Area, it will always be automatically quadword aligned because it must always start at SP + 32. It shall be at least 8 doublewords in length. If a function needs to pass more than 8 doublewords of arguments, the Parameter Save Area shall be large enough to spill all register-based parameters and to contain the arguments that the caller stores in it. The calling function cannot expect that the contents of this save area are valid when returning from the callee. The Parameter Save Area, which is located at a fixed offset of 32 bytes from the stack pointer, is reserved in each stack frame for use as an argument list when an in-memory argument list is required. For example, a Parameter Save Area must be allocated by the caller when calling functions with the following characteristics: - Prototyped functions where the parameters cannot be contained in the parameter registers - · Prototyped functions with variadic arguments - Functions without a suitable declaration available to the caller to determine the called function's characteristics (for example, functions in C without a prototype in scope, in accordance with Brian Kernighan and Dennis Ritche, *The C Programming Language*, 1st edition). Under these circumstances, a minimum of 8 doublewords are always reserved. The size of this area must be sufficient to hold the longest argument list being passed by the function that owns the stack frame. Although not all arguments for a particular call are located in storage, when an in-memory parameter list is required, consider the parameters to be forming a list in this area. Each argument occupies one or more doublewords. More arguments might be passed than can be stored in the parameter registers. In that case, the remaining arguments are stored in the Parameter Save Area. The values passed on the stack are identical to the values placed in registers. Therefore, the stack contains register images for the values that are not placed into registers. This ABI uses a simple va\_list type for variable lists to point to the memory location of the next parameter. Therefore, regardless of type, variable arguments must always be in the same location so that they can be found at runtime. The first 8 doublewords are located in general registers r3 - r10. Any additional doublewords are located in the stack Parameter Save Area. Alignment requirements such as those for vector types may require the va\_list pointer to first be aligned before accessing a value. Follow these rules for parameter passing: - Map each argument to enough doublewords in the Parameter Save Area to hold its value. - Map single-precision floating-point values to the least-significant word in a single doubleword. - Map double-precision floating-point values to a single doubleword. - Map simple integer types (char, short, int, long, enum) to a single doubleword. Sign or zero extend values shorter than a doubleword to a doubleword based on whether the source data type is signed or unsigned. - When 128-bit integer types are passed by value, map each to two consecutive GPRs, two consecutive doublewords, or a GPR and a doubleword.<sup>1</sup> The required alignment of int128 data types is 16 bytes. Therefore, by-value parameters must be copied to a new location in the local variable area of the callee's stack frame before the address of the type can be provided (for example, using the address-of operator, or when the variable is to be passed by reference), when the incoming parameter is not aligned at a 16-byte boundary. - If extended precision floating-point values in IEEE BINARY 128 EXTENDED PRECISION format are supported (see *IEEE BINARY 128 EXTENDED PRECISION* on page 25), map them to a single quadword, quadword aligned. This might result in skipped doublewords in the Parameter Save Area. - If extended precision floating-point values in IBM EXTENDED PRECISION format are supported (see IBM EXTENDED PRECISION on page 24), map them to two consecutive doublewords. The required alignment of IBM EXTENDED PRECISION data types is 16 bytes. Therefore, by-value parameters must be copied to a new location in the local variable area of the callee's stack frame before the address of the type can be provided (for example, using the address-of operator, or when the variable is to be passed by reference), when the incoming parameter is not aligned at a 16-byte boundary. - Map complex floating-point and complex integer types as if the argument was specified as separate real and imaginary parts. - Map pointers to a single doubleword. - Map vectors to a single quadword, quadword aligned. This might result in skipped doublewords in the Parameter Save Area. - Map fixed-size aggregates and unions passed by value to as many doublewords of the Parameter Save Area as the value uses in memory. Align aggregates and unions as follows: - Aggregates that contain qualified floating-point or vector arguments are normally aligned at the alignment of their base type. For more information about qualified arguments, see Section 2.2.3 Parameter Passing in Registers on page 54. - Other aggregates are normally aligned in accordance with the aggregate's defined alignment. - The alignment will never be larger than the stack frame alignment (16 bytes). This might result in doublewords being skipped for alignment. When a doubleword in the Parameter Save Area (or its GPR copy) contains at least a portion of a structure, that doubleword must contain all other portions mapping to the same doubleword. (That is, a doubleword can either be completely valid, or completely invalid, but not partially valid and invalid, except in the last doubleword where invalid padding may be present.) - Pad an aggregate or union smaller than one doubleword in size so that it is in the least-significant bits of the doubleword. Pad all others, if necessary, at their tail. Variable size aggregates or unions are passed by reference. - Map other scalar values to the number of doublewords required by their size. - Future data types that have an architecturally defined quadword-required alignment will be aligned at a quadword boundary. - If the callee has a known prototype, arguments are converted to the type of the corresponding parameter when loaded to their parameter registers or when being mapped into the Parameter Save Area. For example, if a long is used as an argument to a float double parameter, the value is converted to doubleprecision and mapped to a doubleword in the Parameter Save Area. <sup>1.</sup> In big-endian environments, the most-significant doubleword of the quadword (\_\_int128) parameter is stored in the lower numbered GPR or parameter word. The least-significant doubleword of the quadword (\_\_int128) is stored in the higher numbered GPR or parameter word. In little-endian environments, the least-significant doubleword of the quadword (\_\_int128) parameter is stored in the lower numbered GPR or parameter word. The most-significant doubleword of the quadword (\_\_int128) is stored in the higher numbered GPR or parameter word. ## 2.2.2.4 Protected Zone The 288 bytes below the stack pointer are available as volatile program storage that is not preserved across function calls. Interrupt handlers and any other functions that might run without an explicit call must take care to preserve a protected zone, also referred to as the red zone, of 512 bytes that consists of: - The 288-byte volatile program storage region that is used to hold saved registers and local variables - An additional 224 bytes below the volatile program storage region that is set aside as a volatile system storage region for system functions If a function does not call other functions and does not need more stack space than is available in the volatile program storage region (that is, 288 bytes), it does not need to have a stack frame. The 224-byte volatile system storage region is not available to compilers for allocation to saved registers and local variables. # 2.2.3 Parameter Passing in Registers For the OpenPOWER Architecture, it is more efficient to pass arguments to functions in registers rather than through memory. For more information about passing parameters through memory, see *Parameter Save Area* on page 52. For the OpenPOWER ABI, the following parameters can be passed in registers: - Up to eight arguments can be passed in general-purpose registers r3 r10. - Up to thirteen qualified floating-point arguments can be passed in floating-point registers f1 f13 or up to twelve in vector registers v2 v13. - Up to thirteen single-precision or double-precision decimal floating-point arguments can be passed in floating-point registers f1 f13. - Up to six quad-precision decimal floating-point arguments can be passed in even-odd floating-point register pairs f2 f13. - Up to 12 qualified vector arguments can be passed in v2 v13. A qualified floating-point argument corresponds to: - · A scalar floating-point data type - Each member of a complex floating-point type - A member of a homogeneous aggregate of multiple like data types passed in up to eight floating-point registers A homogeneous aggregate can consist of a variety of nested constructs including structures, unions, and array members, which shall be traversed to determine the types and number of members of the base floating-point type. (A complex floating-point data type is treated as if two separate scalar values of the base type were passed.) Homogeneous floating-point aggregates can have up to four IBM EXTENDED PRECISION members, four IEEE BINARY 128 EXTENDED precision members, four \_Decimal128 members, or eight members of other floating-point types. (Unions are treated as their largest member. For homogeneous unions, different union alternatives may have different sizes, provided that all union members are homogeneous with respect to each other.) They are passed in floating-point registers if parameters of that type would be passed in floating-point registers. They are passed in vector registers if parameters of that type would be passed in vector registers. They are passed as if each member was specified as a separate parameter. A qualified vector argument corresponds to: - A vector data type - A member of a homogeneous aggregate of multiple like data types passed in up to eight vector registers - Any future type requiring 16-byte alignment (see Section 2.2.2.3 Optional Save Areas on page 50) or processed in vector registers For the purpose of determining a qualified floating-point argument, \_Float128 shall be considered a vector data type. In addition, \_Float128 is like a vector data type for determining if multiple aggregate members are like. A homogeneous aggregate can consist of a variety of nested constructs including structures, unions, and array members, which shall be traversed to determine the types and number of members of the base vector type. Homogeneous vector aggregates with up to eight members are passed in up to eight vector registers as if each member was specified as a separate parameter. (Unions are treated as their largest member. For homogeneous unions, different union alternatives may have different sizes, provided that all union members are homogeneous with respect to each other.) **Note:** Floating-point and vector aggregates that contain padding words and integer fields with a width of 0 should not be treated as homogeneous aggregates. A homogeneous aggregate is either a homogeneous floating-point aggregate or a homogeneous vector aggregate. This ABI does not specify homogeneous aggregates for integer types. Binary extended precision numbers in IEEE BINARY 128 EXTENDED PRECISION format (see page 45) are passed using a VMX register. Binary extended precision numbers in IBM EXTENDED PRECISION format (see page 24) are passed using two successive floating-point registers. Single-precision decimal floating-point numbers (see *DFP Support* on page 44) are passed in the lower half of a floating-point register. Quad-precision decimal floating-point numbers (see *DFP Support* on page 44) are passed using a paired even/odd floating-point register pair when necessary. When a floating-point register is skipped, no corresponding memory word is skipped in the natural home location; that is, the corresponding GPR or memory doubleword in the parameter list. All other aggregates are passed in consecutive GPRs, in GPRs and in memory, or in memory. When a parameter is passed in a floating-point or vector register, a number of GPRs are skipped, in allocation order, commensurate to the size of the corresponding in-memory representation of the passed argument's type. Each parameter is allocated to at least one doubleword. #### Full doubleword rule: When a doubleword in the Parameter Save Area (or its GPR copy) contains at least a portion of a structure, that doubleword must contain all other portions mapping to the same doubleword. (That is, a doubleword can either be completely valid, or completely invalid, but not partially valid and invalid, except in the last doubleword where invalid padding may be present.) ### IEEE BINARY 128 EXTENDED PRECISION Up to 12 quad-precision parameters can be passed in v2 - v13. For the purpose of determining qualified floating-point and vector arguments, an IEEE 128b type shall be considered a "like" vector type, and a complex \_Float128 shall be treated as two individual scalar elements. ### IBM EXTENDED PRECISION IBM EXTENDED PRECISION format parameters are passed as if they were a struct consisting of separate double parameters. IBM EXTENDED PRECISION format parameters shall be considered as a distinct type for the determination of homogeneous aggregates. If fewer arguments are needed, the unused registers defined previously will contain undefined values on entry to the called function. If there are more arguments than registers or no function prototype is provided, a function must provide space for all arguments in its stack frame. When this happens, only the minimum storage needed to contain all arguments (including allocating space for parameters passed in registers) needs to be allocated in the stack frame. General-purpose registers r3 - r10 correspond to the allocation of parameters to the first 8 doublewords of the Parameter Save Area. Specifically, this requires a suitable number of general-purpose registers to be skipped to correspond to parameters passed in floating-point and vector registers. If a parameter corresponds to an unnamed parameter that corresponds to the ellipsis, a caller shall promote float values to double. If a parameter corresponds to an unnamed parameter that corresponds to the ellipsis, the parameter shall be passed in a GPR or in the Parameter Save Area. If no function prototype is available, the caller shall promote float values to double and pass floating-point parameters in both available floating-point registers and in the Parameter Save Area. If no function prototype is available, the caller shall pass vector parameters in both available vector registers and in the Parameter Save Area. (If the callee expects a float parameter, the result will be incorrect.) It is the callee's responsibility to allocate storage for the stored data in the local variable area. When the callee's parameter list indicates that the caller must allocate the Parameter Save Area (because at least one parameter must be passed in memory or an ellipsis is present in the prototype), the callee may use the preallocated Parameter Save Area to save incoming parameters. ### 2.2.3.1 Parameter Passing Register Selection Algorithm The following algorithm describes where arguments are passed for the C language. In this algorithm, arguments are assumed to be ordered from left (first argument) to right. The actual order of evaluation for arguments is unspecified. - gr contains the number of the next available general-purpose register. - fr contains the number of the next available floating-point register. - · vr contains the number of the next available vector register. **Note:** The following types refer to the type of the argument as declared by the function prototype. The argument values are converted (if necessary) to the types of the prototype arguments before passing them to the called function. IBM If a prototype is not present, or it is a variable argument prototype and the argument is after the ellipsis, the type refers to the type of the data objects being passed to the called function. • INITIALIZE: If the function return type requires a storage buffer, set gr = 4; else set gr = 3. ``` Set fr = 1 Set vr = 2 ``` • SCAN: If there are no more arguments, terminate. Otherwise, allocate as follows based on the class of the function argument: ``` switch(class(argument)) unnamed parameter: if gr > 10 goto mem argument size = size_in_DW(argument) reg size = min(size, 11-gr) pass (GPR, gr, first n DW (argument, reg size)); if remaining members argument = after n DW(argument, reg size)) goto mem argument break: integer: // up to 64b pointer: // this also includes all pass by reference values if gr > 10 goto mem argument pass (GPR, gr, argument); gr++ break; aggregate: if (homogeneous(argument,float) and regs_needed(members(argument)) <= 8)</pre> if (register type used (type (argument)) == vr) goto use vrs; n fregs = n fregs for type(member type(argument,0)) agg size = members(argument) * n fregs reg size = min(agg size, 15-fr) pass(FPR,fr,first n DW(argument,reg size) fr += reg size; gr += size_in_DW (first_n_DW(argument,reg_size)) if remaining members argument = after n DW(argument, reg size)) goto gpr_struct ``` ``` break; if (homogeneous(argument, vector) and members(argument) <= 8)</pre> use vrs: agg size = members(argument) reg size = min(agg size, 14-vr) if (gr\&1 = 0) // align vector in memory pass(VR, vr, first n elements(argument, reg size); vr += reg size gr += size in DW (first n elements(argument, reg size) if remaining members argument = after n elements(argument, reg size)) goto gpr struct break; if qr > 10 goto mem argument size = size_in_DW(argument) gpr_struct: reg size = min(size, 11-gr) pass (GPR, gr, first n DW (argument, reg size)); gr += size_in_DW (first_n_DW (argument, reg_size)) if remaining members argument = after n DW(argument, reg size)) goto mem argument break; float: // float is passed in one FPR. // double is passed in one FPR. // IBM EXTENDED PRECISION is passed in the next two FPRs. // IEEE BINARY 128 EXTENDED PRECISION is passed in one VR. // Decimal32 is passed in the lower half of one FPR. // Decimal64 is passed in one FPR. // Decimal128 is passed in an even-odd FPR pair, skipping an FPR if necessary. if (register type used (type (argument)) == vr) // Assumes == vr is true for IEEE BINARY 128 EXTENDED PRECISION. goto use vr; fr += align pad(fr,type(argument)) // Assumes align pad = 8 for Decimal128 if fr is odd; otherwise = 0. ``` ``` if fr > 14 goto mem argument n_fregs = n_fregs_for_type(argument) // Assumes n_fregs_for_type == 2 for IBM EXTENDED PRECISION or Decimal 128, == 1 for float, double, Decimal 32 or Decimal64. pass(FPR, fr, argument) fr += n fregs gr += size in DW(argument) break; vector: Use vr: if vr > 13 goto mem_argument if (gr\&1 = 0) // align vector in memory gr++ pass(VR, vr, argument) vr ++ gr += 2 break; next argument; mem argument: need save area = TRUE pass (stack, gr, argument) gr += size in DW(argument) next argument; ``` All complex data types are handled as if two scalar values of the base type were passed as separate parameters. If the callee takes the address of any of its parameters, values passed in registers are stored to memory. It is the callee's responsibility to allocate storage for the stored data in the local variable area. When the callee's parameter list indicates that the caller must allocate the Parameter Save Area (because at least one parameter must be passed in memory, or an ellipsis is present in the prototype), the callee may use the preallocated Parameter Save Area to save incoming parameters. (If an ellipsis is present, using the preallocated Parameter Save Area ensures that all arguments are contiguous.) If the compilation unit for the caller contains a function prototype, but the callee has a mismatching definition, this may result in the wrong values being stored. **Note:** If the declaration of a function that is used by the caller does not match the definition for the called function, corruption of the caller's stack space can occur. # 2.2.3.2 Parameter Passing Examples This section provides some examples that use the algorithm described in *Section 2.2.3.1 Parameter Passing Register Selection Algorithm* on page 56. *Figure 2-20* shows how parameters are passed for a function that passes arguments in GPRs, FPRs, and memory. Figure 2-20. Passing Arguments in GPRs, FPRs, and Memory ``` typedef struct { int a; double dd; } sparm; sparm s, t; int c, d, e; long double ld;/* IBM EXTENDED PRECISION format */ double ff, gg, hh; x = func(c, ff, d, ld, s, gg, t, e, hh); Parameter Offset in parameter save area Register (not stored in parameter save area) 0-7 С r3 ff f1 8-15 (not stored) r5 16-23 (not stored) d 1d f2, f3 24-39 (not stored) 40-55 (not stored) r8,r9 f4 56-63 (not stored) gg (none) 64-79 (stored in parameter save area) t е (none) 80-87 (stored) hh f5 88-95 (not stored) ``` Note: If a prototype is not in scope: - The floating-point argument ff is also passed in r4. - The long double argument ld is also passed in r6 and r7. - The floating-point argument gg is also passed in r10. - The floating-point argument hh is also stored into the Parameter Save Area. If a prototype containing an ellipsis describes any of these floating-point arguments as being part of the variable argument part, the general registers and Parameter Save Area are used as when no prototype is in scope. The floating-point registers are not used. Figure 2-21 shows the definitions that are used in the remaining examples of parameter passing. Figure 2-21. Parameter Passing Definitions ``` typedef struct { double a double b; } dpfp2; typedef struct float a float b; } spfp2; double a1,a4; dpfp2 a2,a3 ; spfp a6,a7; double func2 (double a, dpfp2 p1, dpfp p2, double b, int x); double func3 (double a, dpfp2 p1, dpfp p2, double b, int x, spfp2 p3,spfpp4); struct three_floats { float a,b,c;} struct two_floats { float a,b;} ``` Figure 2-22 shows how parameters are passed for a function that passes homogenous floating-point aggregates and integer parameters in registers without allocating a Parameter Save Area because all the parameters can be contained in the registers. Figure 2-22. Passing Homogeneous Floating-Point Aggregates and Integer Parameters in Registers without a Parameter Save Area | Parameter | Register | Offset in parameter save area | |-----------|----------|-------------------------------| | a1 | f1 | n/a | | a2.a | f2 | n/a | | a2.b | f3 | n/a | | a3.a | f4 | n/a | | a3.b | f5 | n/a | | a4 | f6 | n/a | | 5 | r9 | n/a | Figure 2-23 on page 62 shows how parameters are passed for a function that passes homogenous floating-point aggregates and integer parameters in registers without allocating a Parameter Save Area because all parameters can be passed in registers. Figure 2-23. Passing Homogeneous Floating-Point Aggregates and Integer Parameters in Registers without a Parameter Save Area ``` x = func3(a1,a2,a3,a4, 5,a6,a7); Parameter Register Offset in parameter save area a1 n/a a2.a f2 n/a f3 a2.b n/a a3.a f4 n/a a3.b f5 n/a a4 f6 n/a 5 r9 n/a a6.a f7 n/a f8 a6.b n/a a7.a f9 n/a a7.b f10 n/a ``` Figure 2-24 shows how parameters are passed for a function that passes floating-point scalars and homogeneous floating-point aggregates in registers and memory because the number of available parameter registers has been exceeded. It demonstrate the full doubleword rule. Figure 2-24. Passing Floating-Point Scalars and Homogeneous Floating-Point Aggregates in Registers and Memory ``` x = oddity (float d1, float d2, float d3, float d4, float d5, float d6, float d7, float d8, float d9, float d10, float d11, float d12, struct three floats x) Parameter Register Offset in parameter save area d1 f1 (not stored) d2 f2 (not stored) 8 d3 f3 16 (not stored) d4 f4 24 (not stored) d5 f5 32 (not stored) d6 f6 40 (not stored) d7 f7 48 (not stored) d8 f8 56 (not stored) d9 f9 64 (not stored) d10 f10 72 (not stored) d11 f11 80 (not stored) d12 88 (not stored) f12 f13 96 (store because of no partial DW rule) x.a x.b 100 (stored) 104 (stored) x.c ``` Figure 2-25 on page 63 shows how parameters are passed for a function that passes homogeneous floating-point aggregates and floating-point scalars in general-purpose registers because the number of available floating-point registers has been exceeded. In this figure, a Parameter Save Area is not allocated because all the parameters can be passed in registers. Figure 2-25. Passing Floating-Point Scalars and Homogeneous Floating-Point Aggregates in FPRs and GPRs without a Parameter Save Area x = oddity2 (struct two\_floats s1, struct two\_floats s2, struct two\_floats s3, struct two\_floats s4, struct two\_floats s5, struct two\_floats s6, struct two\_floats s7, struct two\_floats s8) | Parameter | Register | Offset | in | parameter | save | area | |-----------|----------|--------|----|-----------|------|------| | s1.a | f1 | n/a | | | | | | s1.b | f2 | n/a | | | | | | s2.a | f3 | n/a | | | | | | s2.b | f4 | n/a | | | | | | s3.a | f5 | n/a | | | | | | s3.b | f6 | n/a | | | | | | s4.a | f7 | n/a | | | | | | s4.b | f8 | n/a | | | | | | s5.a | f9 | n/a | | | | | | s5.b | f10 | n/a | | | | | | s6.a | f11 | n/a | | | | | | s6.b | f12 | n/a | | | | | | s7.a | f13 | n/a | | | | | | s7.b | - | n/a | | | | | | s7 | gpr9 | n/a | | | | | | s8 | gpr10 | n/a | | | | | | | | | | | | | Figure 2-26 shows how parameters are passed for a function that passes homogeneous floating-point aggregates in FPRs, GPRs, and memory because the number of available floating-point and integer parameter registers has been exceeded. In this figure, a Parameter Save Area is allocated because all the parameters cannot be passed in the registers. This figure also demonstrates the full doubleword rule applied to GPR7. Figure 2-26. Passing Homogeneous Floating-Point Aggregates in FPRs, GPRs, and Memory with a Parameter Save Area x = oddity3 (struct two\_floats s1, struct two\_floats s2, struct two\_floats s3, struct two\_floats s4, struct two\_floats s5, struct two\_floats s6, struct two\_floats s7, struct two\_floats s8, struct two\_floats s9) | Parameter | Register | Offset in parameter save area | |-----------|----------|-------------------------------| | s1.a | f1 | 0 (not stored) | | s1.b | f2 | 4 (not stored) | | s2.a | f3 | 8 (not stored) | | s2.b | f4 | 12 (not stored) | | s3.a | f5 | 16 (not stored) | | s3.b | f6 | 20 (not stored) | | s4.a | f7 | 24 (not stored) | | s4.b | f8 | 28 (not stored) | | s5.a | f9 | 32 (not stored) | | s5.b | f10 | 36 (not stored) | | s6.a | f11 | 40 (not stored) | | s6.b | f12 | 44 (not store | d) | |------|-------|---------------|-----------------| | s7.a | f13 | 48 (not store | d, SPFP in FPR) | | s7.b | - | 52 (not store | d) | | s7 | gpr9 | 48 (not store | d, full gpr) | | s8 | gpr10 | 56 (not store | d, full gpr) | | s9 | | 64 (stored) | | | | | | | Figure 2-27 shows how parameters are passed for a function that passes vector data types in VRs, GPRs, and FPRs. In this figure, a Parameter Save Area is not allocated. Figure 2-27. Passing Vector Data Types without Parameter Save Area | Parameter | Register | Offset in parameter save area | |-----------|----------|-------------------------------| | s1 | gpr3 | n/a | | s2 | v2 | n/a | | s3 | f1 | n/a | | s4 | v3 | n/a | | s5 | v4 | n/a | Figure 2-28 shows how parameters are passed for a function that passes vector data types in VRs, GPRs, and FPRs. In this figure, a Parameter Save Area is allocated. Figure 2-28. Passing Vector Data Types with a Parameter Save Area | Parameter | Register | Offset in parameter save area | |-----------|----------|-------------------------------| | s1 | gpr3 | 0 (not stored) | | s2 | v2 | 16 (not stored) | | s3 | f1 | 32 (not stored) | | s4 | v3 | 48 (not stored) | | s5 | - | 64 (stored) | | s6 | _ | 72 (stored) | When a function takes the address of at least one of its arguments, it is the callee's responsibility to store function parameters in memory and provide a suitable memory address for parameters passed in registers. For functions where all parameters can be contained in the parameter registers and without an ellipsis, the caller shall allocate saved parameters in the local variable save area because the caller may not have allocated a Parameter Save Area. This can be performed, for example, in the prologue. For functions where the caller must allocate a Parameter Save Area because at least one parameter must be passed in memory, or has an ellipsis in the prototype to indicate the presence of a variadic function, references to named parameters may be spilled to the Parameter Save Area. ## 2.2.4 Variable Argument Lists C programs that are intended to be portable across different compilers and architectures must use the header file <stdarg.h> to deal with variable argument lists. This header file contains a set of macro definitions that define how to step through an argument list. The implementation of this header file may vary across different architectures, but the interface is the same. C programs that do not use this header file for the variable argument list and assume that all the arguments are passed on the stack in increasing order on the stack are not portable, especially on architectures that pass some of the arguments in registers. The Power Architecture is one of the architectures that passes some of the arguments in registers. The parameter list may be zero length and is only allocated when parameters are spilled, when a function has unnamed parameters, or when no prototype is provided. When the Parameter Save Area is allocated, the Parameter Save Area must be large enough to accommodate all parameters, including parameters passed in registers. #### 2.2.5 Return Values Functions that return a value shall place the result in the same registers as if the return value was the first named input argument to a function unless the return value is a nonhomogeneous aggregate larger than 2 doublewords or a homogeneous aggregate with more than eight registers. (Homogeneous aggregates are arrays, structs, or unions of a homogeneous floating-point or vector type and of a known fixed size.) Therefore, IBM EXTENDED PRECISION functions are returned in f1:f2. Homogeneous floating-point or vector aggregate return values that consist of up to eight registers with up to eight elements will be returned in floating-point or vector registers that correspond to the parameter registers that would be used if the return value type were the first input parameter to a function. Aggregates that are not returned by value are returned in a storage buffer provided by the caller. The address is provided as a hidden first input argument in general-purpose register r3. **Note:** Quadword decimal floating-point return values shall be returned in the first paired floating-point register parameter pair; that is, f2:f3. Functions that return values of the following types shall place the result in register r3 as signed or unsigned integers, as appropriate, and sign extended or zero extended to 64 bits where necessary: - char - enum - short - int - long - pointer to any type - Bool <sup>1.</sup> For a definition of homogeneous aggregates, see Section 2.2.3 Parameter Passing in Registers on page 54. # 2.3 Coding Examples The following ISO C coding examples are provided as illustrations of how operations may be done, not how they shall be done, for calling functions, accessing static data, and transferring control from one part of a program to another. They are shown as code fragments with simplifications to explain addressing modes. They do not necessarily show the optimal code sequences or compiler output. The small data area is not used in any of them. For more information, see *Section 3.4.2 Use of the Small Data Area* on page 97. The previous sections explicitly specify what a program, operating system, and processor may and may not assume and are the definitive reference to be used. In these examples, absolute code and position-independent code are referenced. When instructions hold absolute addresses, a program must be loaded at a specific virtual address to permit the absolute code model to work. When instructions hold relative addresses, a program library can be loaded at various positions in virtual memory and is referred to as a position-independent code model. ### 2.3.1 Code Model Overview Executable modules can be built to use either position-dependent or position-independent memory references. Position-dependent references generally result in better performing programs. Static modules representing the base executables and libraries intended to be statically linked into a base executable can be compiled and linked using either position-dependent or position-independent code. Dynamic shared objects (DSOs) intended to be used as shared libraries and position-independent executables must be compiled and linked as position-independent code. ### 2.3.1.1 Position-Dependent Code Static objects are preferably built by using position-dependent code. Position-dependent code can reference data in one of the following ways: • Directly by creating absolute memory addresses using a combination of instructions such as lis, addi, and memory instructions: ``` lis r16, symbol@ha ld r12, symbol@l(r16) lis r16, symbol2@ha addi r16, r16, symbol2@l lvx v1. r0, r16 ``` • By instantiating the TOC pointer in r2 and using TOC-pointer relative addressing. (For more information, see *Section 3.3 TOC* on page 94.) ``` <load TOC base to r2> ld r12, symbol@toc(r2) li r16, symbol2@toc lvx v1, r2, r16 ``` • By instantiating the TOC pointer in r2 and using GOT-indirect addressing: In the OpenPOWER ELF V2 ABI, position-dependent code built with this addressing scheme may have a Global Offset Table (GOT) in the data segment that holds addresses. (For more information, see *Section 4.2.3 Global Offset Table* on page 135.) For position-dependent code, GOT entries are typically updated to reflect the absolute virtual addresses of the reference objects at static link time. Any remaining GOT entries are updated by the loader to reflect the absolute virtual addresses that were assigned for the process. These data segments are private, while the text segments are shared. In systems based on the Power Architecture, the GOT can be addressed with a single instruction if the GOT size is less than 65,536 bytes. A larger GOT requires more general code to access all of its entries. OpenPOWER-compliant processor hardware implementation and linker optimizations described here work together to optimize efficient code generation for applications with large GOTs. They use instruction fusion to combine multiple ISA instructions into a single internal operation. Offsets from the TOC register can be generated using either: - 16-bit offsets (small code model), with a maximum addressing reach of 64 KB for TOC-based relative addressing or GOT accesses - 32-bit offsets (medium or large code model) with a maximum addressing reach of 4 GB Efficient implementation of the OpenPOWER ELF V2 ABI medium code model is supported by additional optimizations present in OpenPOWER-compliant processor implementations and the OpenPOWER ABI toolchain (see *Section 2.3.1.3 Code Models* on page 68). Position-dependent code is most efficient if the application is loaded in the first 2 GB of the address space because direct address references and TOC-pointer initializations can be performed using a two-instruction sequence. ### 2.3.1.2 Position-Independent Code A shared object file is mapped with virtual addresses to avoid conflicts with other segments in the process. Because of this mapping, shared objects use position-independent code, which means that the instructions do not contain any absolute addresses. Avoiding the use of absolute addresses allows shared objects to be loaded into different virtual address spaces without code modification, which can allow multiple processes to share the same text segment for a shared object file. Two techniques are used to deal with position-independent code: - First, branch instructions use an offset to the current effective address (EA) or use registers to hold addresses. The Power Architecture provides both EA-relative branch instructions and branch instructions that use registers. In both cases, absolute addressing is not required. - Second, when absolute addressing is required, the value can be computed with a Global Offset Table (GOT), which holds the information for address computation. Static and const references can be accessed using a TOC pointer relative addressing model, while (shared) extern references must be accessed using the GOT-indirect addressing scheme. Both addressing schemes require a TOC pointer to be initialized. DSOs can access data as follows: By instantiating the TOC pointer in r2 and using TOC pointer relative addressing (for private data). ``` <load TOC base to r2> ld r12, symbol@toc(r2) li r16, symbol2@toc lvx v1, r2, r16 ``` By instantiating the TOC pointer in r2 and using GOT-indirect addressing (for shared data or for very large data sections): Position-independent executables or shared objects have a GOT in the data segment that holds addresses. When the system creates a memory image from the file, the GOT entries are updated to reflect the absolute virtual addresses that were assigned for the process. These data segments are private, while the text segments are shared. In systems based on the Power Architecture, the GOT can be addressed with a single instruction if the GOT size is less than 65,536 bytes. A larger GOT requires more general code to access all of its entries. The OpenPOWER-compliant processor hardware implementation and linker optimizations described here work together to optimize efficient code generation for applications with large GOTs. They use instruction fusion to combine multiple ISA instructions into a single internal operation. ## 2.3.1.3 Code Models Compilers may provide different code models depending on the expected size of the TOC and the size of the entire executable or shared library. - Small code model: The TOC is accessed using 16-bit offsets from the TOC pointer. This limits the size of a single TOC to 64 KB. Position-independent code uses GOT-indirect addressing to access other objects in the binary. - Large code model: The TOC is accessed using 32-bit offsets from the TOC pointer, except for .sdata and .sbss, which are accessed using 16-bit offsets from the TOC pointer. This allows a TOC of at least 2 GB. Position-independent code uses GOT-indirect addressing to access other objects in the binary. - Medium code model: Like the large code model, the TOC is accessed using 32-bit offsets from the TOC pointer, except for .sdata and .sbss, which are accessed using 16-bit offsets. In addition, accesses to module-local code and data objects use TOC pointer relative addressing with 32-bit offsets. Using TOC pointer relative addressing removes a level of indirection, resulting in faster access and a smaller GOT. However. it limits the size of the entire binary to between 2 GB and 4 GB, depending on the placement of the TOC base. **Note:** The medium code model is the default for compilers, and it is applicable to most programs and libraries. The code examples in this document generally use the medium code model. When linking medium and large code model relocatable objects, the linker should place the .sdata and .sbss sections near to the TOC base. A linker must allow linking of relocatable object files using different code models. This may be accomplished by sorting the constituent sections of the TOC so that sections that are accessed using 16-bit offsets are placed near to the TOC base, by using multiple TOCs, or by some other method. The suggested allocation order of sections is provided in *Section 3.3 TOC* on page 94. ## 2.3.2 Function Prologue and Epilogue A function's prologue and epilogue are described in this section. ### 2.3.2.1 Function Prologue A function's prologue establishes addressability by initializing a TOC pointer in register r2, if necessary, and a stack frame, if necessary, and may save any nonvolatile registers it uses. All functions have a global entry point (GEP) available to any caller and pointing to the beginning of the prologue. Some functions may have a secondary entry point to optimize the cost of TOC pointer management. In particular, functions within a common module sharing the same TOC base value in r2 may be entered using a secondary entry point (the local entry point or LEP) that may bypass the code that loads a suitable TOC pointer value into the r2 register. When a dynamic or global linker transfers control from a function to another function in the same module, it *may* choose (but is not required) to use the local entry point when the r2 register is known to hold a valid TOC base value. Function pointers shared between modules shall always use the global entry point to specify the address of a function. When a linker causes control to transfer to a global entry point, it must insert a glue code sequence that loads r12 with the global entry-point address. Code at the global entry point can assume that register r12 points to the GEP. Addresses between the global and local entry points must not be branch targets, either for function entry or referenced by program logic of the function, because a linker may rewrite the code sequence establishing addressability to a different, more optimized form. For example, while linking a static module with a known load address in the first 2 GB of the address space, the following code sequence may be rewritten: ``` addis r2, r12, .TOC.-func@ha addi r2, r2, .TOC.-func@l ``` It may be rewritten by a linker or assembler to an equivalent form that is faster due to instruction fusion, such as: ``` lis r2, .TOC.@ha addi r2, r2, .TOC.@l ``` In addition to establishing addressability, the function prologue is responsible for the following functions: - · Creating a stack frame when required - Saving any nonvolatile registers that are used by the function - Saving any limited-access bits that are used by the function, per the rules described in Section 2.2.1.2 on page 46 This ABI shall be used in conjunction with the Power Architecture that implements the **mfocrf** architecture level. Further, OpenPOWER-compliant processors shall implement implementation-defined bits in a manner to allow the combination of multiple **mfocrf** results with an OR instruction; for example, to yield a word in r0 including all three preserved CRs as follows: ``` mfocrf r0, crf2 mfocrf r1, crf3 or r0, r0, r1 mfocrf r1, crf4 or r0, r0, r1 ``` Specifically, this allows each OpenPOWER-compliant processor implementation to set each field to hold either 0 or the correct in-order value of the corresponding CR field at the point where the **mfocrf** instruction is performed. Assembly Language Syntax for Defining Entry Points When a function has two entry points, the global entry point is defined as a symbol. The local entry point is defined with the .localentry assembler pseudo op. ``` my_func: addis r2, r12, (.TOC.-my_func)@ha addi r2, r2, (.TOC.-my_func)@l .localentry my_func, .-my_func ...; function definition blr ``` Section 3.4.1 Symbol Values on page 95 shows how to represent dual entry points in symbol tables in an <u>ELF</u> object file. It also defines the meaning of the second parameter, which is put in the three most-significant bits of the st\_other field in the ELF Symbol Table entry. ### 2.3.2.2 Function Epilogue The purpose of the epilogue is to perform the following functions: - Restore all registers and limited-access bits that were saved by the function's prologue. - · Restore the last stack frame. - · Return to the caller. #### 2.3.2.3 Rules for Prologue and Epilogue Sequences Set function prologue and function epilogue code sequences are not imposed by this ABI. There are several rules that must be adhered to in order to ensure reliable and consistent call chain backtracing: - Before a function calls any other function, it shall establish its own stack frame, whose size shall be a multiple of 16 bytes. - In instances where a function's prologue creates a stack frame, the back-chain word of the stack frame shall be updated atomically with the value of the stack pointer (r1) when a back chain is implemented. (This must be supported as default by all ELF V2 ABI-compliant environments.) This task can be done by using one of the following Store Doubleword with Update instructions: - Store Doubleword with Update instruction with relevant negative displacement for stack frames that are smaller than 32 KB - Store Doubleword with Update Indexed instruction where the negative size of the stack frame has been computed, using **addis** and **addi** or **ori** instructions, and then loaded into a volatile register, for stack frames that are 32 KB or greater - The function shall save the link register that contains its return address in the LR save doubleword of its caller's stack frame before calling another function. - The deallocation of a function's stack frame must be an atomic operation. This task can be accomplished by one of the following methods: - Increment the stack pointer by the identical value that it was originally decremented by in the prologue when the stack frame was created. - Load the stack pointer (r1) with the value in the back-chain word in the stack frame, if a back chain is present. - The calling sequence does not restrict how languages leverage the Local Variable Space of the stack frame. There is no restriction on the size of this section. - The Parameter Save Area shall be allocated by the caller. It shall be large enough to contain the parameters needed by the caller if a Parameter Save Area is needed (as described in *Section 2.2.2.3 Optional Save Areas* on page 50). Its contents are not saved across function calls. - If any nonvolatile registers are to be used by the function, the contents of the register must be saved into a register save area. See Section 2.2.2.3 Optional Save Areas on page 50 for information on all of the optional register save areas. Saving or restoring nonvolatile registers used by the function can be accomplished by using in-line code. Alternatively, one of the system subroutines described in *Section 2.3.3 Register Save and Restore Functions* on page 71 may offer a more efficient alternative to in-line code, especially in cases where there are many registers to be saved or restored. ### 2.3.3 Register Save and Restore Functions This section describes functions that can be used to save and restore the contents of nonvolatile registers. Using these routines, rather than performing these saves and restores inline in the prologue and epilogue of functions, can help reduce the code footprint. The calling conventions of these functions are not standard, and the executables or shared objects that use these functions must statically link them. The register save and restore functions affect consecutive registers from register N through register 31, where N represents a number between 14 and 31. Higher-numbered registers are saved at higher addresses within a save area. Each function described in this section is a family of functions with identical behavior except for the number and kind of registers affected. Systems must provide three pairs of functions to save and restore general-purpose, floating-point, and vector registers. They may be implemented as multiple-entry-point routines or as individual routines. The specific calling conventions for each of these functions are described in *Section 2.3.3.1 GPR Save and Restore Functions* on page 72, *Section 2.3.3.2 FPR Save and Restore Functions* on page 74, and *Section 2.3.3.3 Vector Save and Restore Functions* on page 75. Visibility rules are described in *Section 5.1.2 Save and Restore Routines* on page 141. #### 2.3.3.1 GPR Save and Restore Functions Each \_savegpr0\_N routine saves the general registers from rN - r31, inclusive. Each routine also saves the LR. The stack frame must not have been allocated yet. When the routine is called, r1 contains the address of the word immediately beyond the end of the general register save area, and r0 must contain the value of the LR on function entry. The \_restgpr0\_N routines restore the general registers from rN - r31, and then return to their caller's caller. The caller's stack frame must already have been deallocated. When the routine is called, r1 contains the address of the word immediately beyond the end of the general register save area, and the LR must contain the return address. A sample implementation of \_savegpr0\_N and \_restgpr0\_N follows: ``` savegpr0 14: std r14,-144(r1) _savegpr0_15: std r15,-136(r1) savegpr0 16: std r16,-128(r1) savegpr0 17: std r17,-120(r1) savegpr0 18: std r18,-112(r1) _savegpr0_19: std r19,-104(r1) _savegpr0_20: std r20,-96(r1) savegpr0 21: std r21,-88(r1) _savegpr0_22: std r22,-80(r1) savegpr0 23: std r23,-72(r1) savegpr0 24: std r24,-64(r1) _savegpr0_25: std r25,-56(r1) savegpr0 26: std r26,-48(r1) _savegpr0_27: std r27,-40(r1) _savegpr0_28: std r28,-32(r1) savegpr0 29: std r29,-24(r1) savegpr0 30: std r30,-16(r1) savegpr0 31: std r31,-8(r1) std r0, 16(r1) blr r14,-144(r1) restgpr0 14: ld _restgpr0 15: 1d r15,-136(r1) _restgpr0_16: ld r16,-128(r1) restgpr0 17: ld r17, -120(r1) _restgpr0 18: ld r18,-112(r1) _restgpr0_19: ld r19,-104(r1) _restgpr0_20: 1d r20, -96(r1) restgpr0 21: ld r21,-88(r1) restgpr0 22: 1d r22, -80(r1) ``` ``` _restgpr0 23: r23,-72(r1) 1d restgpr0 24: 1d r24,-64(r1) _restgpr0_25: ٦d r25, -56(r1) _restgpr0_26: 1d r26,-48(r1) _restgpr0_27: 1d r27,-40(r1) restgpr0 28: 1d r28, -32(r1) _restgpr0_29: 1d r0, 16(r1) 1d r29,-24(r1) mtlr r0 1d r30, -16(r1) 1d r31, -8(r1) blr r30,-16(r1) _restgpr0_30: 1d _restgpr0 31: 1d r0, 16(r1) 1d r31, -8(r1) mtlr r0 blr ``` Each \_savegpr1\_N routine saves the general registers from rN - r31, inclusive. When the routine is called, r12 contains the address of the word just beyond the end of the general register save area. The \_restgpr1\_N routines restore the general registers from rN - r31. When the routine is called, r12 contains the address of the word just beyond the end of the general register save area, superseding the normal use of r12 on a call. A sample implementation of \_savegpr1\_N and \_restgpr1\_N follows: ``` savegpr1 14: std r14,-144(r12) savegpr1 15: std r15,-136(r12) _savegpr1_16: std r16,-128(r12) _savegpr1_17: std r17,-120(r12) _savegpr1_18: std r18,-112(r12) _savegpr1_19: std r19,-104(r12) _savegpr1_20: std r20,-96(r12) savegpr1 21: std r21,-88(r12) _savegpr1_22: r22,-80(r12) std _savegpr1_23: std r23,-72(r12) savegpr1 24: std r24,-64(r12) _savegpr1_25: std r25,-56(r12) savegpr1 26: std r26,-48(r12) _savegpr1 27: std r27,-40(r12) _savegpr1_28: r28,-32(r12) std _savegpr1_29: std r29,-24(r12) _savegpr1_30: std r30,-16(r12) savegpr1 31: r31,-8(r12) std blr 1d r14,-144(r12) restgpr1 14: restgpr1 15: 1d r15,-136(r12) _restgpr1_16: 1d r16,-128(r12) _restgpr1_17: 1 d r17,-120(r12) restgpr1 18: 1 d r18,-112(r12) ``` ``` _restgpr1_19: ld r19,-104(r12) restgpr1 20: ld r20,-96(r12) restgpr1 21: ld r21,-88(r12) _restgpr1_22: ld r22, -80(r12) _restgpr1_23: ld r23, -72(r12) restgpr1 24: ld r24,-64(r12) _restgpr1_25: ld r25, -56(r12) _restgpr1_26: ld r26,-48(r12) restgpr1 27: ld r27,-40(r12) _restgpr1_28: ld r28,-32(r12) restgpr1 29: 1d r29, -24(r12) restgpr1 30: 1d r30,-16(r12) _restgpr1_31: 1d r31,-8(r12) blr ``` ### 2.3.3.2 FPR Save and Restore Functions Each \_savefpr\_N routine saves the floating-point registers from fN - f31, inclusive. When the routine is called, r1 contains the address of the word immediately beyond the end of the Floating-Point Register Save Area, which means that the stack frame must not have been allocated yet. Register r0 must contain the value of the LR on function entry. The \_restfpr\_N routines restore the floating-point registers from fN - f31, inclusive. When the routine is called, r1 contains the address of the word immediately beyond the end of the Floating-Point Register Save Area, which means that the stack frame must not have been allocated yet. It is incorrect to call both \_savefpr\_M and \_savegpr0\_M in the same prologue, or \_restfpr\_M and \_restgpr0\_M in the same epilogue. It is correct to call \_savegpr1\_M and \_savefpr\_M in either order, and to call \_restgpr1\_M and then \_restfpr\_M. A sample implementation of \_savefpr\_N and \_restfpr\_N follows: ``` savefpr 14: stfd f14,-144(r1) _savefpr_15: stfd f15,-136(r1) savefpr 16: stfd f16,-128(r1) savefpr 17: stfd f17,-120(r1) savefpr 18: stfd f18,-112(r1) _savefpr_19: stfd f19,-104(r1) _savefpr_20: stfd f20,-96(r1) savefpr 21: stfd f21,-88(r1) _savefpr_22: stfd f22,-80(r1) savefpr 23: stfd f23,-72(r1) _savefpr_24: stfd f24,-64(r1) _savefpr_25: stfd f25,-56(r1) savefpr 26: stfd f26,-48(r1) _savefpr_27: stfd f27,-40(r1) _savefpr_28: stfd f28,-32(r1) savefpr 29: stfd f29,-24(r1) savefpr 30: stfd f30,-16(r1) savefpr 31: stfd f31,-8(r1) std r0, 16(r1) ``` ``` blr restfpr 14: 1fd f14,-144(r1) _restfpr_15: lfd f15,-136(r1) _restfpr_16: lfd f16,-128(r1) restfpr 17: lfd f17,-120(r1) _restfpr_18: lfd f18,-112(r1) _restfpr_19: lfd f19,-104(r1) _restfpr_20: 1fd f20,-96(r1) _restfpr_21: lfd f21,-88(r1) _restfpr_22: lfd f22,-80(r1) _restfpr 23: 1fd f23,-72(r1) _restfpr_24: lfd f24,-64(r1) _restfpr_25: lfd f25,-56(r1) _restfpr_26: lfd f26,-48(r1) _restfpr_27: lfd f27,-40(r1) _restfpr_28: 1fd f28,-32(r1) _restfpr_29: r0, 16(r1) 1d 1fd f29,-24(r1) mtlr r0 1fd f30,-16(r1) 1fd f31,-8(r1) blr restfpr 30: 1fd f30,-16(r1) _restfpr_31: 1d r0, 16(r1) 1fd f31,-8(r1) mtlr r0 blr ``` ### 2.3.3.3 Vector Save and Restore Functions Each \_savevr\_M routine saves the vector registers from vM - v31 inclusive. On entry to this function, r0 contains the address of the word just beyond the end of the Vector Register Save Area. The routines leave r0 undisturbed. They modify the value of r12. The \_restvr\_M routines restore the vector registers from vM - v31 inclusive. On entry to this function, r0 contains the address of the word just beyond the end of the Vector Register Save Area. The routines leave r0 undisturbed. They modify the value of r12. The following code is an example of restoring a vector register. It is valid to call \_savevr\_M before any of the other register save functions, or after \_savegpr1\_M. It is valid to call \_restvr\_M before any of the other register restore functions, or after \_restgpr1\_M. A sample implementation of \_savevr\_M and \_restvr\_M follows: ``` savevr 20: addi r12,r0,-192 v20,r12,r0 stvx # save v20 _savevr_21: addi r12, r0, -176 # save v21 stvx v21,r12,r0 savevr 22: addi r12,r0,-160 v22,r12,r0 # save v22 stvx r12, r0, -144 savevr 23: addi ``` | | stvx | v23,r12,r0 | # save v23 | |-------------|-------------|-------------|--------------------------| | _savevr_24: | addi | r12,r0,-128 | | | | stvx | v24,r12,r0 | # save v24 | | _savevr_25: | addi | r12,r0,-112 | | | | stvx | v25,r12,r0 | # save v25 | | _savevr_26: | addi | r12,r0,-96 | | | | stvx | v26,r12,r0 | # save v26 | | _savevr_27: | addi | r12,r0,-80 | | | | stvx | v27,r12,r0 | # save v27 | | _savevr_28: | addi | r12,r0,-64 | | | | stvx | v28,r12,r0 | # save v28 | | _savevr_29: | addi | r12,r0,-48 | " 00 | | 20 | stvx | v29,r12,r0 | # save v29 | | _savevr_30: | addi | r12,r0,-32 | // 20 | | 21 | stvx | v30,r12,r0 | # save v30 | | _savevr_31: | addi | r12,r0,-16 | # aava v21 | | | stvx<br>blr | v31,r12,r0 | # save v31 | | | מונ | | # return to epilogue | | _restvr_20: | addi | r12,r0,-192 | | | | lvx | v20,r12,r0 | <pre># restore v20</pre> | | _restvr_21: | addi | r12,r0,-176 | | | | lvx | v21,r12,r0 | <pre># restore v21</pre> | | _restvr_22: | addi | r12,r0,-160 | | | | lvx | v22,r12,r0 | <pre># restore v22</pre> | | _restvr_23: | addi | r12,r0,-144 | | | | lvx | v23,r12,r0 | <pre># restore v23</pre> | | _restvr_24: | addi | r12,r0,-128 | | | | lvx | v24,r12,r0 | <pre># restore v24</pre> | | _restvr_25: | addi | r12,r0,-112 | | | | lvx | v25,r12,r0 | <pre># restore v25</pre> | | _restvr_26: | addi | r12,r0,-96 | | | | lvx | v26,r12,r0 | <pre># restore v26</pre> | | _restvr_27: | addi | r12,r0,-80 | | | | lvx | v27,r12,r0 | <pre># restore v27</pre> | | _restvr_28: | addi | r12,r0,-64 | | | | lvx | v28,r12,r0 | <pre># restore v28</pre> | | _restvr_29: | addi | r12,r0,-48 | | | | lvx | v29,r12,r0 | <pre># restore v29</pre> | | _restvr_30: | addi | r12,r0,-32 | | | _ <b>_</b> | lvx | v30,r12,r0 | # restore v30 | | _restvr_31: | addi | r12,r0,-16 | | | _ <b>_</b> | lvx | v31,r12,r0 | <pre># restore v31</pre> | | | blr | - | #return to epilogue | | | | | ' • | # 2.3.4 Function Pointers A function's address is defined to be its global entry point. Function pointers shall contain the global entry-point address. ### 2.3.5 Static Data Objects Data objects with static storage duration are described here. Stack-resident data objects are omitted because the virtual addresses of stack-resident data objects are derived relative to the stack or frame pointers. Heap data objects are omitted because they are accessed via a program pointer. The only instructions that can access memory in the Power Architecture are load and store instructions. Programs typically access memory by placing the address of the memory location into a register and accessing the memory location indirectly through the register because Power Architecture instructions cannot hold 64-bit addresses directly. The values of symbols or their absolute virtual addresses are placed directly into instructions for symbolic references in absolute code. Absolute addresses are not permitted in position-independent modules. The signed offset into the Global Offset Table of the symbol is held in position-independent instructions that reference symbols. Then, the absolute address of the table entry for the particular symbol can be derived by adding the offset to the appropriate Global Offset Table address using the r2 TOC register in a load instruction. *Figure 2-30* on page 78 shows an example of this method. Examples of absolute and position-independent compilations are shown in *Figure 2-29*, *Figure 2-30*, and *Figure 2-31*. These examples show the C language statements together with the generated assembly language. The assumption for these figures is that only executables can use absolute addressing while shared objects must use position-independent code addressing. The figures are intended to demonstrate the compilation of each C statement independent of its context; hence, there can be redundant operations in the code. Absolute addressing efficiency depends on the memory-region addresses: | Top 32 KB | Addressed directly | with load and store D forms. | |-----------|--------------------|------------------------------| | | | | Top 2 GB Addressed by a two-instruction sequence consisting of an lis with load and store D forms. Remaining addresses More than two instructions. Bottom 2 GB Addressed by a two-instruction sequence consisting of an lis with load and store D forms. Bottom 32 KB Addressed directly with load and store D forms. Figure 2-29. Absolute Load and Store Example (Page 1 of 2) | C Code | Assembly Code | |------------------|------------------| | extern int src; | .extern src | | extern int dst; | .extern dst | | extern int *ptr; | .extern ptr | | | .section ".text" | | dst = src; | lis r9,src@ha | | | lwz r9,src@l(r9) | | | lis r11,dst@ha | Figure 2-29. Absolute Load and Store Example (Page 2 of 2) | C Code | Assembly Code | |-------------|--------------------| | | stw r9,dst@l(r11) | | ptr = &dst | lis r11,ptr@ha | | | lis r9,dst@ha | | | la r9,dst@l(r9) | | | std r9,ptr@l(r11) | | *ptr = src; | lis r11,ptr@ha | | | lwz r11,ptr@l(r11) | | | lis r9,src@ha | | | lwz r9,src@l(r9) | | | stw r9,0(r11) | Figure 2-30. Small Model Position-Independent Load and Store (DSO) | C Code | Assembly Code | |------------------|-------------------| | extern int src; | .extern src | | extern int dst; | .extern dst | | extern int *ptr; | .extern ptr | | | .section ".text" | | | # TOC base in r2 | | dst = src; | ld r9,src@got(2) | | | lwz r0,0(r9) | | | ld r9,dst@got(r2) | | | stw r0,0(r9) | | ptr = &dst | ld r9,ptr@got(r2) | | | ld r0,dst@got(r2) | | | std r0,0(r9) | | *ptr = src; | ld r9,ptr@got(r2) | | | ld r11,0(r9) | | | ld r9,src@got(r2) | | | lwz r0,0(r9) | | | stw r0,0(r11) | Figure 2-31. Medium or Large Model Position-Independent Load and Store (DSO) | C Code | Assembly Code | |-----------------|----------------------------| | extern int src; | .extern src | | extern int dst; | .extern dst | | int *ptr; | .extern ptr | | | .section ".text" | | | # AssumesTOC pointer in r2 | | dst = src; | addis r6,r2,src@got@ha | | | ld r6,src@got@l(r6) | | | addis r7,r2,dst@got@ha | | | ld r7,dst@got@l(r7) | | | lwz r0,0(r6) | | | stw r0,0(r7) | | ptr = & dst; | addis r6,r2,dst@got@ha | | | ld r6,dst@got@l(r6) | | | addis r7,r2,ptr@got@ha | | | ld r7,ptr@got@l(r7) | | | stw r6,0(r7) | | *ptr = src; | addis r6,r2,src@got@ha | | | ld r6,src@got@l(r6) | | | addis r7,r2,ptr@got@ha | | | ld r7,ptr@got@l(r7) | | | ld r7,0(r7) | | | lwz r0,0(r6) | | | stw r0,0,(r7) | #### Notes: - Due to fusion hardware support, the preferred code forms are destructive addressing forms with an addis specifying a set of high-order bits followed immediately by a destructive load using the same target register as the addis instruction to load data from a signed 32-bit offset from a base register. - For a <u>PIC</u> code (see *Figure 2-30* and *Figure 2-31*), the offset in the Global Offset Table where the value of the symbol is stored is given by the assembly syntax symbol@got. This syntax represents the address of the variable named "symbol." The offset for this assembly syntax cannot be any larger than 16 bits. In cases where the offset is greater than 16 bits, the following assembly syntax is used for offsets up to 32 bits: - High (32-bit) adjusted part of the offset: symbol@got@ha Causes a linker error if the offset is larger than 32 bits. - High (32-bit) part of the offset: symbol@got@h Causes a linker error if the offset is larger than 32 bits. - Low part of the offset: symbol@got@l To obtain the multiple 16-bit segments of a 64-bit offset, the following operators may be used: - Highest (most-significant 16 bits) adjusted part of the offset: symbol@highesta - Highest (most-significant 16 bits) part of the offset: symbol@highest - Higher (next significant 16 bits) adjusted part of the offset: symbol@highera - Higher (next significant 16 bits) part of the offset: symbol@higher - High (next significant 16 bits) adjusted part of the offset: symbol@higha - High (next significant 16 bits) part of the offset: symbol@high - Low part of the offset: symbol@I If the instruction using symbol@got@I has a signed immediate operand (for example, addi), use symbol@got@ha (high adjusted) for the high part of the offset. If it has an unsigned immediate operand (for example, ori), use symbol@got@h. For a description of high-adjusted values, see *Section 3.5.2 Relocation Notations* on page 99. a. Destructive in this context refers to a code sequence where the first intermediate result computed by a first instruction is overwritten (that is, "destroyed") by the result of a second instruction so that only one result register is produced. Fusion can then give the same performance as a single load instruction with a 32-bit displacement. ### 2.3.6 Function Calls Direct function calls are made in programs with the Power Architecture bl instruction. A bl instruction can reach 32 MB backwards or forwards from the current position due to a self-relative branch displacement in the instruction. Therefore, the size of the text segment in an executable or shared object is constrained when a bl instruction is used to make a function call. When the distance of the called function exceeds the displacement reach of the bl instruction, a linker implementation may either introduce branch trampoline code to extend function call distances or issue a link error. As shown in *Figure 2-32* on page 81, the bl instruction is generally used to call a local function. Two possibilities exist for the location of the function with respect to the caller: 1. The called function is in the same executable or shared object as the caller. In this case, the symbol is resolved by the link editor and the bl instruction branches directly to the called function as shown in *Figure 2-32*. Figure 2-32. Direct Function Call | C Code | Assembly Code | |------------------------------------|---------------| | <pre>extern void function();</pre> | | | <pre>function();</pre> | bl function | | | nop | 2. The called function is not in the same executable or shared object as the caller. In this case, the symbol cannot be directly resolved by the link editor. The link editor generates a branch to glue code that loads the address of the function from the Procedure Linkage Table. See Section 4.2.5 Procedure Linkage Table on page 137. For indirect function calls, the address of the function to be called is placed in r12 and the CTR register. A botrl instruction is used to perform the indirect branch as shown in *Figure 2-33*, *Figure 2-34*, and *Figure 2-35*. The ELF V2 ABI requires the address of the called function to be in r12 when a cross-module function call is made. Figure 2-33. Indirect Function Call (Absolute Medium Model) | C Code | | Assembly Code | |----------------------------|----------------|--------------------| | extern void function(); | | | | extern void (*ptrfunc) (); | | | | | .section .text | | | ptrfunc = function; | lis | rll,ptrfunc@ha | | | lis | r9,function@ha | | | 1d | r9,function@1(r9) | | | std | r9,ptrfunc@l(r11) | | (*ptrfunc)(); | lis | r12,ptrfunc@ha | | | 1 d | r12,ptrfunc@l(r12) | | | mtctr | r12 | | | bctrl | | Figure 2-34 on page 82 shows how to make an indirect function call using small-model position-independent code. Figure 2-34. Small-Model Position-Independent Indirect Function Call | C Code | | Assembly Code | |----------------------------|----------------|---------------------| | extern void function(); | | | | extern void (*ptrfunc) (); | | | | | .section .text | | | | /* TOC pointer | is in r2 */ | | ptrfunc = function; | 1d | r9,ptrfunc@got(r2) | | | 1d | r0,function@got(r2) | | | std | r0,0(r9) | | | | | | (*ptrfunc) (); | 1d | r9,ptrfunc@got(r2) | | | 1 d | r12,0(r9) | | | mtctr | r12 | | | std | r2,24(r1) | | | bctrl | | | | 1d | r2,24(r1) | Figure 2-35 shows how to make an indirect function call using large-model position-independent code. Figure 2-35. Large-Model Position-Independent Indirect Function Call (Page 1 of 2) | C Code | | Assembly Code | |----------------------------|-------|-------------------------| | extern void function(); | | | | extern void (*ptrfunc) (); | | | | ptrfunc=function; | addis | r9,r2,ptrfunc@got@ha | | | 1d | r9,ptrfunc@got@1(r9) | | | addis | r12,r2,function@got@ha | | | 1d | r12,function@got@l(r12) | | | std | r12,0(r9) | | | | | | (*ptrfunc) (); | addis | r9,r2,ptrfunc@got@ha | | | 1d | r9,ptrfunc@got@1(r9) | | | 1d | r12,0(r9) | | | std | r2,24(r1) | Figure 2-35. Large-Model Position-Independent Indirect Function Call (Page 2 of 2) | C Code | Assembly Code | | |--------|---------------|-----------| | | mtctr | r12 | | | bctrl | | | | 1d | r2,24(r1) | Function calls need to be performed in conjunction with establishing, maintaining, and restoring address-ability through the TOC pointer register, r2. When a function is called, the TOC pointer register may be modified. The caller must provide a nop after the bl instruction performing a call, if r2 is not known to have the same value in the callee. This is generally true for external calls. The linker will replace the nop with an r2 restoring instruction if the caller and callee use different r2 values, The linker leaves it unchanged if they use the same r2 value. This scheme avoids having a compiler generate an overconservative r2 save and restore around every external call. For calls to functions resolved at runtime, the linker must generate stub code to load the function address from the PLT. The stub code also must save r2 to 24(r1) unless the call is marked with an R\_PPC64\_TOCSAVE relocation that points to a nop provided in the caller's prologue. In that case, the stub code can omit the r2 save. Instead, the linker replaces the prologue nop with an r2 save. ``` tocsaveloc: nop ... bl target .reloc ., R_PPC64_TOCSAVE, tocsaveloc nop ``` The linker may assume that r2 is valid at the point of a call. Thus, stub code may use r2 to load an address from the PLT unless the call is marked with an R\_PPC64\_REL24\_NOTOC relocation to indicate that r2 is not available. The nop instruction must be: ``` ori r0,r0,0 ``` For more information, see *Section 2.3.2.1 Function Prologue* on page 69, *Section 3.4.1 Symbol Values* on page 95, and *Table 3-2* on page 102. ### 2.3.7 Branching The flow of execution in a program is controlled by the use of branch instructions. Unconditional branch instructions can jump to locations up to 32 MB in either direction because they hold a signed value with a 64 MB range that is relative to the current location of the program execution. Figure 2-36 on page 84 shows the model for branch instructions. Figure 2-36. Branch Instruction Model | C Code | Assembly Code | |-------------|---------------| | label: | .L01: | | | | | goto label; | b .L01 | Selecting one of multiple branches is accomplished in C with switch statements. An address table is used by the compiler to implement the switch statement selections in cases where the case labels satisfy grouping constraints. In the examples that follow, details that are not relevant are avoided by the use of the following simplifying assumptions: - r12 holds the selection expression. - · Case label constants begin at zero. - The assembler names .Lcasei, .Ldefault, and .Ltab are used for the case labels, the default, and the address table respectively. For position-dependent code (for example, the main module of an application) loaded into the low or high address range, absolute addressing of a branch table yields the best performance. Figure 2-37. Absolute Switch Code (Within) for static modules located in low or high 2 GB of address space | C Code | | Assembly Code | |-----------|---------|--------------------| | switch(j) | cmplwi | r12, 4 | | { | bge | .Ldefault | | case 0: | slwi | r12, 2 | | | addis | r12, r12, .Ltab@ha | | case 1: | lwa | r12, .Ltab@l(r12) | | ••• | mtctr | r12 | | case 3: | bctr | | | ••• | .rodata | | | default: | .Ltab: | | | ••• | .long | .Lcase0 | | } | .long | .Lcase1 | | | .long | .Ldefault | | | .long | .Lcase3 | | | .text | | **Note:** A faster variant of this code may be used to locate branch targets in the bottom 2 GB of the address space in conjunction with the lwz instruction in place of the lwa instruction. Figure 2-38. Absolute Switch Code (Beyond) for static modules beyond the top or bottom 2 GB of the address space | C Code | | Assembly Code | |-----------|---------|--------------------| | switch(j) | cmplwi | r12, 4 | | { | bge | .Ldefault | | case 0: | slwi | r12, 2 | | | addis | r12, r12, .Ltab@ha | | case 1: | 1d | r12, .Ltab@l(r12) | | | mtctr | r12 | | case 3: | bctr | | | | .rodata | | | default: | .Ltab: | | | | .quad | .Lcase0 | | } | .quad | .Lcase1 | | | .quad | .Ldefault | | | .quad | .Lcase3 | | | .text | | For position-independent code targeted at being dynamically loaded to different address ranges as DSO, the preferred code pattern uses TOC-relative addressing by taking advantage of the fact that the TOC pointer points to a fixed offset from the code segment. The use of relative offsets from the start address of the branch table ensures position-independence when code is loaded at different addresses. Figure 2-39. Position-Independent Switch Code for Small/Medium Models (preferred with TOC-relative addressing) (Page 1 of 2) | C Code | Assembly Code | | | |-----------|---------------|-----------------------|--| | switch(j) | cmplwi | r12, 4 | | | { | bge | .Ldefault | | | case 0: | addis | r10,r2,(.LtabTOC.)@ha | | | | addi | r10,r10,(.LtabTOC.)@l | | | case 1: | slwi | r12,2 | | | | lwax | r8,r10,r12 | | | case 3: | add | r10,r8,r10 | | | | mtctr | r10 | | | default: | bctr | | | | | .Ltab: | | | | } | .word | (.Lcase0Ltab) | | Figure 2-39. Position-Independent Switch Code for Small/Medium Models (preferred with TOC-relative addressing) (Page 2 of 2) | C Code | Assembly Code | | | |--------|---------------|-----------------|--| | | .word | (.Lcase1Ltab) | | | | .word | (.LdefaultLtab) | | | | .word | (.Lcase3Ltab) | | For position-independent code targeted at being dynamically loaded to different address ranges as a DSO or a position-independent executable (PIE), the preferred code pattern uses TOC-indirect addresses for code models where the distance between the TOC and the branch table exceeds 2 GB. The use of relative offsets from the start address of the branch table ensures position independence when code is loaded at different addresses. Figure 2-40. Position-Independent Switch Code for All Models (alternate, with GOT-indirect addressing) | C Code | | Assembly Code | |-----------|--------|----------------------| | switch(j) | cmplwi | r12, 4 | | { | bge | .Ldefault | | case 0: | addis | r10,r2,.Ltab@got@ha | | | 1d | r10,.Ltab@got@l(r10) | | case 1: | slwi | r12,2 | | | lwax | r8,r10,r8 | | case 3: | add | r10,r8,r12 | | | mtctr | r10 | | default: | bctr | | | | .Ltab: | | | } | .word | (.Lcase0Ltab) | | | .word | (.Lcase1Ltab) | | | .word | (.LdefaultLtab) | | | .word | (.Lcase3Ltab) | Figure 2-41 shows how, in the medium code model, PIC code can be used to avoid using the lwa instruction, which may result in lower performance in some POWER processor implementations. Figure 2-41. PIC Code that Avoids the Iwa Instruction ``` .text f1: addis r9,r2,.Ltab@ha sldi r10,r3,2 addi r9,r9,.Ltab@l lwzx r10,r10,r9 sub r10,r2,r10 mtctr r10 ``` ``` bctr .Ltab: .long .TOC. - Lcase0 .long .TOC. - Lcase1 .long .TOC. - Ldefault .long .TOC. - Lcase13 ``` # 2.3.8 Dynamic Stack Space Allocation When allocated, a stack frame may be grown or shrunk dynamically as many times as necessary across the lifetime of a function. Standard calling conventions must be maintained because a subfunction can be called after the current frame is grown and that subfunction may stack, grow, shrink, and tear down a frame between dynamic stack frame allocations of the caller. The following constraints apply when dynamically growing or shrinking a stack frame: - · Maintain 16-byte alignment. - Stack pointer adjustments shall be performed atomically so that at all times the value of the back-chain word is valid, when a back chain is used. - Maintain addressability to the previously allocated local variables in the presence of multiple dynamic allocations or conditional allocations. - Ensure that other linkage information is correct, so that the function can return or its stack space can be deallocated by exception handling without deallocating any dynamically allocated space. **Note:** Using a frame pointer is the recognized method for maintaining addressability to arguments or local variables. (This may be a pointer to the top of the stack frame, typically in r31.) For correct behavior in the cases of setjmp() and longjmp(), the frame pointer shall be allocated in a nonvolatile general-purpose register. Figure 2-42 on page 88 shows the organization of a stack frame before a dynamic allocation. Figure 2-42. Before Dynamic Stack Allocation Figure 2-43. Example Code to Allocate n Bytes ``` #define n 13 ; char *a = alloca(n); ; rnd(x) = round x to be multiple of stack alignment ; psave = size of parameter save area (may be zero). p = 32 + rnd(sizeof(psave)+15); Offset to the start of the dynamic allocation ``` | 1d | r0,0(r1) ; | Load | |------|--------------------|---------------------------------------------------| | stdu | r0,-rnd(n+15)(r1); | Store new back chain, quadword-aligned. | | addi | r3,r1,p ; | R3 = new data area following parameter save area. | Because it is allowed (and common) to return without first deallocating this dynamically allocated memory, all the linkage information in the new location must be valid. Therefore, it is also necessary to copy the CR save word and the TOC pointer doubleword from their old locations to the new. It is not necessary to copy the LR save doubleword because, until this function makes a call, it does not contain a value that needs to be preserved. In the future, if it is defined and if the function uses the Reserved word, the LR save doubleword must also be copied. **Note:** Additional instructions will be necessary for an allocation of variable size. If a dynamic deallocation will occur, the r1 stack pointer must be saved before the dynamic allocation, and r1 reset to that by the deallocation. The deallocation does not need to copy any stack locations because the old ones should still be valid. Figure 2-44 on page 90 shows an example organization of a stack frame after a dynamic allocation. Figure 2-44. After Dynamic Stack Allocation # 2.4 DWARF Definition Although this ABI itself does not define a debugging format, debug with arbitrary record format (DWARF) is defined here for systems that implement the DWARF specification. For information about how to locate the specification, see Section 1.1 Reference Documentation on page 17. The DWARF specification is used by compilers and debuggers to aid source-level or symbolic debugging. However, the format is not biased toward any particular compiler or debugger. Per the DWARF specification, a mapping from Power Architecture registers to register numbers is required as described in Table 2-23 on page 91. All instances of the Power Architecture use the mapping shown in *Table 2-23* for encoding registers into DWARF. DWARF register numbers 32 - 63 and 77 - 108 are also used to indicate the location of variables in VSX registers vsr0 - vsr31 and vsr32 - vsr63, respectively, in DWARF debug information. Table 2-23. Mappings of Common Registers | DWARF | Register Number | Register Name | Register Width (Bytes) | |-------|-----------------|---------------|------------------------| | Reg | 0 - 31 | r0 - r31 | 8 | | Reg | 32 - 63 | f0 - f31 | 8 | | Reg | 64 | Reserved | N/A | | Reg | 65 | lr | 8 | | Reg | 66 | ctr | 8 | | Reg | 67 | Reserved | N/A | | Reg | 68 - 75 | cr0 - cr7 | 0.5 <sup>1</sup> | | Reg | 76 | xer | 4 | | Reg | 77 - 108 | vr0 - vr31 | 16 | | Reg | 109 | Reserved | N/A | | Reg | 110 | vscr | 8 | | Reg | 111 | Reserved | N/A | | Reg | 112 | Reserved | N/A | | Reg | 113 | Reserved | N/A | | Reg | 114 | tfhar | 8 | | Reg | 115 | tfiar | 8 | | Reg | 116 | texasr | 8 | <sup>1.</sup> The CRx registers correspond to 4-bit fields within a word where the offset of the 4-bit group within a word is a function of the CRFx number (x). DWARF for the OpenPOWER ABI defines the address class codes described in Table 2-24. Table 2-24. Address Class Codes | Code | Value | Meaning | |-----------|-------|--------------------| | ADDR_none | 0 | No class specified | ### 2.5 Exception Handling Where exceptions can be thrown or caught by a function, or thrown through that function, or where a thread can be canceled from within a function, the locations where nonvolatile registers have been saved must be described with unwind information. The format of this information is based on the DWARF call frame information with extensions. Any implementation that generates unwind information must also provide exception handling functions that are the same as those described in the Itanium C++ ABI, the normative text on the issue. For information about how to locate this material, see *Section 1.1 Reference Documentation* on page 17. # 3. Object Files # 3.1 ELF Header The file class member of the <u>ELF</u> header identification array, e\_ident[EI\_CLASS], identifies the ELF file as 64-bit encoded by holding the value ELFCLASS64. For a big-endian encoded ELF file, the data encoding member of the ELF header identification array, e\_ident[El\_DATA], holds the value 2, defined as data encoding ELFDATA2MSB. For a little-endian encoded ELF file, it holds the value 1, defined as data encoding ELFDATA2LSB. The ELF header's e\_flags member holds bit flags associated with the file. The 64-bit PowerPC processor family defines the following flags. E\_flags defining the ABI level: - 0 For ELF object files of an unspecified nature. - 1 For the Power ELF V1 ABI using function descriptors. This ABI is currently only used for big-endian PowerPC implementations. - 2 For the OpenPOWER ELF V2 ABI using the facilities described here and including function pointers to directly reference functions. The ABI version to be used for the ELF header file is specified with the .abiversion pseudo-op: .abiversion 2 Processor identification resides in the ELF header's e\_machine member, and must have the value EM\_PPC64, defined as the value 21. # 3.2 Special Sections *Table 3-1* lists the sections that are used in the Power Architecture to hold program and control information. It also shows their types and attributes. Table 3-1. Special Sections (Page 1 of 2) | Section Name | Туре | Attributes | |-------------------|--------------|-----------------------| | .got | SHT_PROGBITS | SHF_ALLOC + SHF_WRITE | | .toc | SHT_PROGBITS | SHF_ALLOC + SHF_WRITE | | .plt <sup>1</sup> | SHT_NOBITS | SHF_ALLOC + SHF_WRITE | | .sdata | SHT_PROGBITS | SHF_ALLOC + SHF_WRITE | | | | | 1. The type of the OpenPOWER ABI .plt section is SHT\_NOBITS, not SHT\_PROGBITS as on most other processors. Table 3-1. Special Sections (Page 2 of 2) | Section Name | Туре | Attributes | | | | |------------------------------------------------------------------------------------------------------------|--------------|-----------------------|--|--|--| | .sbss | SHT_NOBITS | SHF_ALLOC + SHF_WRITE | | | | | .data1 | SHT_PROGBITS | SHF_ALLOC + SHF_WRITE | | | | | .bss1 | SHT_NOBITS | SHF_ALLOC + SHF_WRITE | | | | | 1. The type of the OpenPOWER ABI .plt section is SHT_NOBITS, not SHT_PROGBITS as on most other processors. | | | | | | Suggested uses of these special sections follow: - The .got section may hold the Global Offset Table (GOT). This section is not normally present in a relocatable object file because it is linker generated. The linker must ensure that .got is aligned to an 8-byte boundary. In an executable or shared library, it may contain part or all of the TOC. For more information, see Section 2.3 Coding Examples on page 66 and Section 4.2.3 Global Offset Table on page 135. - The .toc section may hold the initialized TOC. The .toc section must be aligned to an 8-byte boundary. Address elements within .toc must be aligned to 8-byte boundaries to support linker optimization of the .toc section. In a relocatable object file, .toc may contain addresses of objects and functions; in this respect it may be thought of as a compiler-managed GOT. It may also contain other constants or variables; in this respect it is like .sdata. In an executable or shared library, it may contain part or the entirety of the TOC. For more information, see Section 3.3 TOC on page 94, Section 2.3 Coding Examples on page 66, and Section 4.2.3 Global Offset Table on page 135. - The .plt section may hold the procedure linkage table. This section is not normally present in a relocatable object file because it is linker generated. Each entry within the .plt section is an 8-byte address. The linker must ensure that .plt is aligned to an 8-byte boundary. For more information, see Section 4.2.5 Procedure Linkage Table on page 137. - The .sdata section may hold initialized small-sized data. For more information, see *Section 3.4.2 Use of the Small Data Area* on page 97. - The .sbss section may hold uninitialized small-sized data. - · The .data1 section may hold initialized medium-sized data. - The .bss1 section may hold uninitialized medium-sized data. Tools that support this ABI are not required to use these sections. However, if a tool uses these sections, it must assign the types and attributes specified in *Table 3-1*. Tools are not required to use the sections precisely as suggested. Relocation information and the code that refers to it define the actual use of a section. ### **3.3 TOC** The TOC is part of the data segment of an executable program. This section describes a common layout of the TOC in an executable file or shared object. Particular tools are not required to follow the layout specified here. The TOC region commonly includes data items within the .got, .toc, .sdata, and .sbss sections. In the medium code model, they can be addressed with 32-bit signed offsets from the TOC pointer register. The TOC pointer register typically points to the beginning of the .got section + 0x8000, which permits a 2 GB TOC with the medium and large code models. The .got section is typically created by the link editor based on @got relocations. The .toc section is typically included from relocatable object files referenced during the link phase. The TOC may straddle the boundary between initialized and uninitialized data in the data segment. The common order of sections in the data segment, some of which may be empty, follows: - .rodata - .data - .data1 - .got - .toc - .sdata - .sbss - .plt - .bss1 - .bss The medium code model is expected to provide a sufficiently large TOC to provide all data addressing needs of a module with a single TOC. Compilers may generate two-instruction medium code model references (or, if selected, short displacement one-instruction references) for all data items that are in the TOC for the object file being compiled. Such references are relative to the TOC pointer register, r2. (The linker may optimize two-instruction forms to one instruction forms, replacing a first instruction of the two instruction form with a nop and rewriting the second instruction. Consequently, the TOC pointer must be live during the first and second instruction of a two-instruction reference.) ### Modules Containing Multiple TOCs The link editor may create multiple TOCs. In such a case, the constituent .got, .toc, .sdata, and .sbss sections are conceptually repeated as necessary, with each TOC typically using a TOC pointer value of its base plus 0x8000. Any constituent section of type SHT\_NOBITS in any TOC but the last is converted to type SHT\_PROGBITS filled with zeros. When multiple TOCs are present, linking must take care to save, initialize, and restore TOC pointers within a single module when calling from one function to a second function using a different TOC pointer value. Many of the same issues associated with a cross-module call apply also to calls within a module but using different TOC pointers. # 3.4 Symbol Table ### 3.4.1 Symbol Values An executable file that contains a symbol reference that is to be resolved dynamically by an associated shared object will have a symbol table entry for that symbol. This entry will identify the symbol as undefined by setting the st\_shndx member to SHN\_UNDEF. Version 1.1 Object Files 16 July 2015 Page 95 of 232 The OpenPOWER ABI uses the three most-significant bits in the symbol st\_other field to specify the number of instructions between a function's global entry point and local entry point. The global entry point is used when it is necessary to set up the TOC pointer (r2) for the function. The local entry point is used when r2 is known to already be valid for the function. A value of zero in these bits asserts that the function does not use r2. The st\_other values have the following meanings: The local and global entry points are the same, and the function has a single entry point with no requirement on r12 or r2. On return, r2 will contain the same value as at entry. This value should be used for functions that do not require the use of a TOC register to access external data. In particular, functions that do not access data through the TOC pointer can use a common entry point for the local and global entry points. **Note:** If the function is not a leaf function, it must call subroutines using the R\_PPC64\_REL24\_NOTOC relocation to indicate that the TOC register is not initialized. In turn, this may lead to more expensive procedure linkage table (PLT) stub code than would be necessary if a TOC register were initialized. - 1 The local and global entry points are the same, and r2 should be treated as caller-saved for local and global callers. - 2 The local entry point is at one instruction past the global entry point. - When called at the global entry point, r12 must be set to the function entry address. r2 will be set to the TOC base that this function needs, so it must be preserved and restored by the caller. - When called at the local entry point, r12 is not used and r2 must already point to the TOC base that this function needs, and it will be preserved. - 3 The local entry point is at two instructions past the global entry point. - When called at the global entry point, r12 must be set to the function entry address. r2 will be set to the TOC base that this function needs, so it must be preserved and restored by the caller. - When called at the local entry point, r12 is not used and r2 must already point to the TOC base that this function needs, and it will be preserved. - 4 The local entry point is at four instructions past the global entry point. - When called at the global entry point, r12 must be set to the function entry address. r2 will be set to the TOC base that this function needs, so it must be preserved and restored by the caller. - When called at the local entry point, r12 is not used and r2 must already point to the TOC base that this function needs, and it will be preserved. - 5 The local entry point is at eight instructions past the global entry point. - When called at the global entry point, r12 must be set to the function entry address. r2 will be set to the TOC base that this function needs, so it must be preserved and restored by the caller. - When called at the local entry point, r12 is not used and r2 must already point to the TOC base that this function needs, and it will be preserved. 6 The local entry point is at 16 instructions past the global entry point. When called at the global entry point, r12 must be set to the function entry address. r2 will be set to the TOC base that this function needs, so it must be preserved and restored by the caller. When called at the local entry point, r12 is not used and r2 must already point to the TOC base that this function needs, and it will be preserved. ### 7 Reserved The local-entry-point handling field of st\_other is generated with the .localentry pseudo op: ``` .globl my_func .type my_func, @function my_func: addis r2, r12 @ha(.TOC.-my_func) addi r2, r2 @l(.TOC.-my_func) .localentry my_func, .-my_func ...; function definition blr ``` Functions called via symbols with an st\_other value of 0 may be called without a valid TOC pointer in r2. Symbols of functions that require a local entry with a valid TOC pointer should generate a symbol with an st\_other field value of 2 - 6 and both local and global entry points, even if the global entry point will not be used. (In such a case, the instructions of the global entry setup sequence may optionally be initialized with TRAP instructions.) ### 3.4.2 Use of the Small Data Area For a data item in the .sdata or .sbss sections, a compiler may generate short-form one-instruction references. In an executable file or shared library, such a reference is relative to the address of the TOC base symbol (which can be obtained from r2 if a TOC pointer is initialized). A compiler that generates code using the small data area should provide an option to select the maximum size of objects placed in the small data area, and a means of disabling any use of the small data area. When generating code for ELF shared libraries, the small data area should not be used for default-visibility global objects. This is to satisfy ELF shared-library symbol interposition rules. That is, an ordinary global symbol in a shared library may be overridden by a symbol of the same name defined in the executable or another shared library. Supporting interposition when using TOC-pointer relative addressing would require text relocations. # 3.5 Relocation Types The relocation entries in a relocatable file are used by the link editor to transform the contents of that file into an executable file or a shared object file. The application and result of a relocation are similar for both. Several relocatable files may be combined into one output file. The link editor merges the content of the files, sets the value of all function symbols, and performs relocations. The 64-bit OpenPOWER Architecture uses Elf64\_Rela relocation entries exclusively. A relocation entry may operate upon a halfword, word, or doubleword. The r\_offset member of the relocation entry designates the first byte of the address affected by the relocation. The subfield of r\_offset affected by a relocation is implicit in the definition of the applied relocation type. The r\_addend member of the relocation entry serves as the relocation addend, which is described in *Section 3.5.1* for each relocation type. A relocation type defines a set of instructions and calculations necessary to alter the subfield data of a particular relocation field. ### 3.5.1 Relocation Fields The following relocation fields identify a subfield of an address affected by a relocation. Bit numbers are shown at the bottom of the boxes. (Only big-endian bit numbers are shown for space considerations.) Byte numbers are shown in the top of the boxes; big-endian byte numbers are displayed in the upper left corners and little-endian in the upper right corners. The byte order specified in a relocatable file's ELF header applies to all the elements of a relocation entry, the relocation field definitions, and relocation type calculations. In the following figure, doubleword64 specifies a 64-bit field occupying 8 bytes, the alignment of which is 8 bytes unless otherwise specified. In the following figure, word32 specifies a 32-bit field taking up 4 bytes and maintaining 4-byte alignment unless otherwise indicated. In the following figure, word30 specifies a 30-bit field taking up bits 0 - 29 of a word and maintaining 4-byte alignment unless otherwise indicated. In the following figure, low24 specifies a 24-bit field taking up bits 6 - 29 of a word and maintaining 4-byte alignment. The other bits remain unchanged. A call or unconditional branch instruction is an example of this field. In the following figure, low21 specifies a 21-bit field occupying the least-significant bits of a word with 4-byte alignment. In the following figure, low14 specifies a 14-bit field taking up bits 16 - 29 and possibly bit 10 (the branch prediction bit) of a word and maintaining 4-byte alignment. The other bits remain unchanged. A conditional branch instruction is an example usage. | 0 | 3 | 1 | | 2 | 2 | 1 | 3 | | 0 | |---|---|---|----|----|----|-------|----|----|----| | | - | | | | | low14 | | | | | 0 | | | 10 | 15 | 16 | | 29 | 30 | 31 | In the following figure, half16 specifies a 16-bit field taking up two bytes and maintaining 2-byte alignment. The immediate field of an Add Immediate instruction is an example of this field. In the following figure, half16ds is similar to half16, but is really just 14 bits because the two least-significant bits must be zero and are not really part of the field. (Used by, for example, the Idu instruction.) In addition to the use of this relocation field with the DS forms, half16ds relocations are also used in conjunction with DQ forms. In those instances, the linker and assembler collaborate to create valid DQ forms. They raise an error if the specified offset does not meet the constraints of a valid DQ instruction form displacement. ### 3.5.2 Relocation Notations The following notations are used in the relocation table. A Represents the addend used to compute the value of the relocatable field. B Represents the base address at which a shared object file has been loaded into memory during execution. Generally, a shared object file is built with a 0 base virtual address, but the execution address will be different. See Program Header in the System V ABI for more information about the base address. Represents the offset from .TOC. at which the address of the relocation entry's symbol resides during execution. This implies the creation of a .got section. For more information, see *Section 2.3 Coding Examples* on page 66 and *Section 4.2.3 Global Offset Table* on page 135. Reference in a calculation to the value G implicitly creates a GOT entry for the indicated symbol. G | L | Represents the section offset or address of the procedure linkage table entry for | |---|-----------------------------------------------------------------------------------------| | | the symbol. This implies the creation of a .plt section if one does not already exist. | | | It also implies the creation of a procedure linkage table (PLT) entry for resolving the | | | symbol. For an unresolved symbol, the PLT entry points to a PLT resolver stub. For | | | a resolved symbol, a procedure linkage table entry holds the final effective address | | | of a dynamically resolved symbol (see Section 4.2.5 Procedure Linkage Table on | | | page 137). | | | | M Similar to G, except that the address that is stored may be the address of the procedure linkage table entry for the symbol. P Represents the place (section offset or address) of the storage unit being relocated (computed using r\_offset). R Represents the offset of the symbol within the section in which the symbol is defined (its section-relative address). S Represents the value of the symbol whose index resides in the relocation entry. Denotes 64-bit modulus addition. Denotes 64-bit modulus subtraction. >> Denotes arithmetic right-shifting. #lo(value) Denotes the least-significant 16 bits of the indicated value. That is: #lo(x) = (x & Oxffff). #hi(value) Denotes bits 16 - 63 of the indicated value. That is: #hi(x) = x >> 16 #ha(value) Denotes the high adjusted value: bits 16 - 63 of the indicated value, compensating for #lo() being treated as a signed number. That is: #ha(x) = (x + 0x8000) >> 16 TP The value of the thread pointer in general-purpose register r13. TLS\_TP\_OFFSET The constant value 0x7000, representing the offset (in bytes) of the location that the thread pointer is initialized to point to, relative to the start of the thread local storage for the first initially available module. TCB LENGTH The constant value 0x8, representing the length of the thread control block (TCB) in bytes. tcb Represents the base address of the TCB. tcb = (tp - (TLS\_TP\_OFFSET + TCB\_LENGTH)) dtv Represents the base address of the dynamic thread vector (DTV). dtv = tcb[0] | dtpmod | Represents the load module index of the load module that contains the definition of the symbol being relocated and is used to index the DTV. | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | dtprel | Represents the offset of the symbol being relocated relative to the value of dtv[dtpmod]. | | | <pre>dtv[dtpmod] + dtprel = (S + A)</pre> | | tprel | Represents the offset of the symbol being relocated relative to the TP. | | | tp + tprel = (S + A) | | tlsgd | Allocates two contiguous entries in the GOT to hold a tls_index structure, with values dtpmod and dtprel, and computes the offset from .TOC. of the first entry. | | | If n is the offset computed: | | | GOT[n] = dtpmod | | | GOT[n + 1] = dtprel | | | The call totls_get_addr () happens as: | | | tls_get_addr ((tls_index *) &GOT[n]) | | tlsld | Allocates two contiguous entries in the GOT to hold a tls_index structure, with values dtpmod and zero, and computes the offset from .TOC. of the first entry. | | | If n is the offset computed: | | | GOT[n] = dtpmod | | | GOT[n + 1] = 0 | | | The call totls_get_addr () happens as: | | | tls_get_addr ((tls_index *) &GOT[n]) | | tprelg | Allocates an entry in the GOT with value tprel, and computes the offset from .TOC. of the entry. | | | If n is the offset computed: | | | GOT[n] = tprel | | | The value of tprel is loaded into a register from the location (GOT + n) to be used in | **Note:** Relocations flagged with an asterisk(\*) will trigger a relocation failure if the value computed does not fit in the field specified. an r2 form instruction. ### 3.5.3 Relocation Types Table The following rules apply to the relocation types defined in *Table 3-2* on page 102: - For relocation types in which the names contain 14 or 16, the upper 49 bits of the value computed before shifting must all be the same. For relocation types in which the names contain 24, the upper 39 bits of the value computed before shifting must all be the same. For relocation types in which the names contain 14 or 24, the low 2 bits of the value computed before shifting must all be zero. - The relocation types whose Field column entry contains an asterisk (\*) are subject to failure if the value computed does not fit in the allocated bits. - Relocations that refer to half16ds (56 66, 87 88, 91 92, 95 96, and 101 102) are to be used to direct the linker to look at the underlying instruction and treat the field as a DS or DQ field. ABI-compliant tools should give an error for attempts to relocate an address to a value that is not divisible by 4. Table 3-2. Relocation Table (Page 1 of 4) | Relocation Name | Value | Field | Expression | |-------------------|-------|--------------|--------------------------------------------------------| | R_PPC64_NONE | 0 | none | none | | R_PPC64_ADDR32 | 1 | word32* | S + A | | R_PPC64_ADDR24 | 2 | low24* | (S + A) >> 2 | | R_PPC64_ADDR16 | 3 | half16* | S + A | | R_PPC64_ADDR16_LO | 4 | half16 | #lo(S + A) | | R_PPC64_ADDR16_HI | 5 | half16* | #hi(S + A) | | R_PPC64_ADDR16_HA | 6 | half16* | #ha(S + A) | | R_PPC64_ADDR14 | 7 | low14* | (S + A) >> 2 | | R_PPC64_REL24 | 10 | low24* | (S + A - P) >> 2 | | R_PPC64_REL14 | 11 | low14* | (S + A - P) >> 2 | | R_PPC64_GOT16 | 14 | half16* | G | | R_PPC64_GOT16_LO | 15 | half16 | #lo(G) | | R_PPC64_GOT16_HI | 16 | half16* | #hi(G) | | R_PPC64_GOT16_HA | 17 | half16* | #ha(G) | | R_PPC64_COPY | 19 | varies | See Section 3.5.4 Relocation Descriptions on page 105. | | R_PPC64_GLOB_DAT | 20 | doubleword64 | S + A | | R_PPC64_JMP_SLOT | 21 | doubleword64 | See Section 3.5.4 Relocation Descriptions on page 105. | | R_PPC64_RELATIVE | 22 | doubleword64 | B + A | | R_PPC64_UADDR32 | 24 | word32* | S + A | | R_PPC64_UADDR16 | 25 | half16* | S + A | | R_PPC64_REL32 | 26 | word32* | S + A - P | | R_PPC64_PLT32 | 27 | word32* | L | | R_PPC64_PLTREL32 | 28 | word32* | L - P | **Note:** Relocation values 8, 9, 12, 13, 18, 23, 32, and 247 are not used. This is to maintain a correspondence to the relocation values used by the 32-bit PowerPC ELF ABI. Table 3-2. Relocation Table (Page 2 of 4) | Relocation Name | Value | Field | Expression | |-------------------------|-------|--------------|---------------------| | R_PPC64_PLT16_LO | 29 | half16 | #lo(L) | | R_PPC64_PLT16_HI | 30 | half16* | #hi(L) | | R_PPC64_PLT16_HA | 31 | half16* | #ha(L) | | R_PPC64_SECTOFF | 33 | half16* | R + A | | R_PPC64_SECTOFF_LO | 34 | half16 | #lo(R + A) | | R_PPC64_SECTOFF_HI | 35 | half16* | #hi(R + A) | | R_PPC64_SECTOFF_HA | 36 | half16* | #ha(R + A) | | R_PPC64_REL30 | 37 | word30 | (S + A - P) >> 2 | | R_PPC64_ADDR64 | 38 | doubleword64 | S + A | | R_PPC64_ADDR16_HIGHER | 39 | half16 | #higher(S + A) | | R_PPC64_ADDR16_HIGHERA | 40 | half16 | #highera(S + A) | | R_PPC64_ADDR16_HIGHEST | 41 | half16 | #highest(S + A) | | R_PPC64_ADDR16_HIGHESTA | 42 | half16 | #highesta(S + A) | | R_PPC64_UADDR64 | 43 | doubleword64 | S + A | | R_PPC64_REL64 | 44 | doubleword64 | S + A - P | | R_PPC64_PLT64 | 45 | doubleword64 | L | | R_PPC64_PLTREL64 | 46 | doubleword64 | L-P | | R_PPC64_TOC16 | 47 | half16* | S + ATOC. | | R_PPC64_TOC16_LO | 48 | half16 | #lo(S + ATOC.) | | R_PPC64_TOC16_HI | 49 | half16* | #hi(S + ATOC.) | | R_PPC64_TOC16_HA | 50 | half16* | #ha(S + ATOC.) | | R_PPC64_TOC | 51 | doubleword64 | .TOC. | | R_PPC64_PLTGOT16 | 52 | half16* | М | | R_PPC64_PLTGOT16_LO | 53 | half16 | #lo(M) | | R_PPC64_PLTGOT16_HI | 54 | half16* | #hi(M) | | R_PPC64_PLTGOT16_HA | 55 | half16* | #ha(M) | | R_PPC64_ADDR16_DS | 56 | half16ds* | (S + A) >> 2 | | R_PPC64_ADDR16_LO_DS | 57 | half16ds | #lo(S + A) >> 2 | | R_PPC64_GOT16_DS | 58 | half16ds* | G >> 2 | | R_PPC64_GOT16_LO_DS | 59 | half16ds | #lo(G) >> 2 | | R_PPC64_PLT16_LO_DS | 60 | half16ds | #lo(L) >> 2 | | R_PPC64_SECTOFF_DS | 61 | half16ds* | (R + A) >> 2 | | R_PPC64_SECTOFF_LO_DS | 62 | half16ds | #lo(R + A) >> 2 | | R_PPC64_TOC16_DS | 63 | half16ds* | (S + ATOC.) >> 2 | | R_PPC64_TOC16_LO_DS | 64 | half16ds | #lo(S + ATOC.) >> 2 | **Note:** Relocation values 8, 9, 12, 13, 18, 23, 32, and 247 are not used. This is to maintain a correspondence to the relocation values used by the 32-bit PowerPC ELF ABI. Table 3-2. Relocation Table (Page 3 of 4) | Relocation Name | Value | Field | Expression | |----------------------------|-------|--------------|------------------| | R_PPC64_PLTGOT16_DS | 65 | half16ds* | M >> 2 | | R_PPC64_PLTGOT16_LO_DS | 66 | half16ds | #lo(M) >> 2 | | R_PPC64_TLS | 67 | none | none | | R_PPC64_DTPMOD64 | 68 | doubleword64 | @dtpmod | | R_PPC64_TPREL16 | 69 | half16* | @tprel | | R_PPC64_TPREL16_LO | 70 | half16 | #lo(@tprel) | | R_PPC64_TPREL16_HI | 71 | half16* | #hi(@tprel) | | R_PPC64_TPREL16_HA | 72 | half16* | #ha(@tprel) | | R_PPC64_TPREL64 | 73 | doubleword64 | @tprel | | R_PPC64_DTPREL16 | 74 | half16* | @dtprel | | R_PPC64_DTPREL16_LO | 75 | half16 | #lo(@dtprel) | | R_PPC64_DTPREL16_HI | 76 | half16* | #hi(@dtprel) | | R_PPC64_DTPREL16_HA | 77 | half16* | #ha(@dtprel) | | R_PPC64_DTPREL64 | 78 | doubleword64 | @dtprel | | R_PPC64_GOT_TLSGD16 | 79 | half16* | @got@tlsgd | | R_PPC64_GOT_TLSGD16_LO | 80 | half16 | #lo(@got@tlsgd) | | R_PPC64_GOT_TLSGD16_HI | 81 | half16* | #hi(@got@tlsgd) | | R_PPC64_GOT_TLSGD16_HA | 82 | half16* | #ha(@got@tlsgd) | | R_PPC64_GOT_TLSLD16 | 83 | half16* | @got@tlsld | | R_PPC64_GOT_TLSLD16_LO | 84 | half16 | #lo(@got@tlsld) | | R_PPC64_GOT_TLSLD16_HI | 85 | half16* | #hi(@got@tlsld) | | R_PPC64_GOT_TLSLD16_HA | 86 | half16* | #ha(@got@tlsld) | | R_PPC64_GOT_TPREL16_DS | 87 | half16ds* | @got@tprel | | R_PPC64_GOT_TPREL16_LO_DS | 88 | half16ds | #lo(@got@tprel) | | R_PPC64_GOT_TPREL16_HI | 89 | half16* | #hi(@got@tprel) | | R_PPC64_GOT_TPREL16_HA | 90 | half16* | #ha(@got@tprel) | | R_PPC64_GOT_DTPREL16_DS | 91 | half16ds* | @got@dtprel | | R_PPC64_GOT_DTPREL16_LO_DS | 92 | half16ds | #lo(@got@dtprel) | | R_PPC64_GOT_DTPREL16_HI | 93 | half16* | #hi(@got@dtprel) | | R_PPC64_GOT_DTPREL16_HA | 94 | half16* | #ha(@got@dtprel) | | R_PPC64_TPREL16_DS | 95 | half16ds* | @tprel | | R_PPC64_TPREL16_LO_DS | 96 | half16ds | #lo(@tprel) | | R_PPC64_TPREL16_HIGHER | 97 | half16 | #higher(@tprel) | | R_PPC64_TPREL16_HIGHERA | 98 | half16 | #highera(@tprel) | | R_PPC64_TPREL16_HIGHEST | 99 | half16 | #highest(@tprel) | **Note:** Relocation values 8, 9, 12, 13, 18, 23, 32, and 247 are not used. This is to maintain a correspondence to the relocation values used by the 32-bit PowerPC ELF ABI. Table 3-2. Relocation Table (Page 4 of 4) | Relocation Name | Value | Field | Expression | |---------------------------|-------|--------------|-------------------------------------------------------------------| | R_PPC64_TPREL16_HIGHESTA | 100 | half16 | #highesta(@tprel) | | R_PPC64_DTPREL16_DS | 101 | half16ds* | @dtprel | | R_PPC64_DTPREL16_LO_DS | 102 | half16ds | #lo(@dtprel) | | R_PPC64_DTPREL16_HIGHER | 103 | half16 | #higher(@dtprel) | | R_PPC64_DTPREL16_HIGHERA | 104 | half16 | #highera(@dtprel) | | R_PPC64_DTPREL16_HIGHEST | 105 | half16 | #highest(@dtprel) | | R_PPC64_DTPREL16_HIGHESTA | 106 | half16 | #highesta(@dtprel) | | R_PPC64_TLSGD | 107 | none | none | | R_PPC64_TLSLD | 108 | none | none | | R_PPC64_TOCSAVE | 109 | none | none | | R_PPC64_ADDR16_HIGH | 110 | half16 | #high(S + A) | | R_PPC64_ADDR16_HIGHA | 111 | half16 | #higha(S + A) | | R_PPC64_TPREL16_HIGH | 112 | half16 | #high(@tprel) | | R_PPC64_TPREL16_HIGHA | 113 | half16 | #higha(@tprel) | | R_PPC64_DTPREL16_HIGH | 114 | half16 | #high(@dtprel) | | R_PPC64_DTPREL16_HIGHA | 115 | half16 | #higha(@dtprel) | | R_PPC64_REL24_NOTOC | 116 | low24* | (S + A - P) >> 2 | | R_PPC64_ADDR64_LOCAL | 117 | doubleword64 | S + A (See Section 3.5.4 Relocation<br>Descriptions on page 105.) | | R_PPC64_IRELATIVE | 248 | doubleword64 | See Section 3.5.4 Relocation Descriptions on page 105. | | R_PPC64_REL16 | 249 | half16* | S + A - P | | R_PPC64_REL16_LO | 250 | half16 | #lo(S + A - P) | | R_PPC64_REL16_HI | 251 | half16* | #hi(S + A - P) | | R_PPC64_REL16_HA | 252 | half16* | #ha(S + A - P) | | R_PPC64_GNU_VTINHERIT | 253 | | | | R_PPC64_GNU_VTENTRY | 254 | | | **Note:** Relocation values 8, 9, 12, 13, 18, 23, 32, and 247 are not used. This is to maintain a correspondence to the relocation values used by the 32-bit PowerPC ELF ABI. # 3.5.4 Relocation Descriptions The following list describes relocations that can require special handling or description. R\_PPC64\_GOT16\* These relocation types are similar to the corresponding R\_PPC64\_ADDR16\* types. However, they refer to the address of the symbol's GOT entry and instruct the link editor to build a GOT. # R\_PPC64\_PLTGOT16\* These relocation types are similar to the corresponding R\_PPC64\_GOT16\* types. However, if the link editor *cannot* determine the actual value of the symbol, the GOT entry may contain the address of an entry in the procedure linkage table. The link editor creates that entry in the procedure linkage table and stores that address in the GOT entry. This permits lazy resolution of function symbols at run time. If the link editor *can* determine the value of the symbol, it stores that value in the corresponding GOT entry. The link editor may generate an R\_PPC64\_GLOB\_DAT relocation as usual. ### R\_PPC64\_PLTREL32, R\_PPC64\_PLTREL64 These relocations indicate that reference to a symbol should be resolved through a call to the symbol's procedure linkage table entry. Additionally, it instructs the link editor to build a procedure linkage table for the executable or shared object if one is not created. ### R PPC64 COPY This relocation type is created by the link editor for dynamic linking. Its offset member refers to a location in a writable segment. The symbol table index specifies a symbol that should exist both in the current relocatable file and in a shared object file. During execution, the dynamic linker copies data associated with the shared object's symbol to the location specified by the offset. ### R PPC64 GLOB DAT This relocation type allows determination of the correspondence between symbols and GOT entries. It is similar to R\_PPC64\_ADDR64. However, it sets a GOT entry to the address of the specified symbol. ### R\_PPC64\_JMP\_SLOT This relocation type is created by the link editor for dynamic linking. Its offset member gives the location of a procedure linkage table (PLT) entry. The dynamic linker modifies the PLT entry to transfer control to the designated symbol's address (see *Section 4.2.5 Procedure Linkage Table* on page 137). ### R PPC64 RELATIVE This relocation type is created by the link editor for dynamic linking. Its offset member gives a location within a shared object that contains a value representing a relative address. The corresponding virtual address is computed by the dynamic linker. It adds the virtual address at which the shared object was loaded to the relative address. Relocation entries for this type must specify 0 for the symbol table index. ### R PPC64 IRELATIVE The link editor creates this relocation type for dynamic linking. Its addend member specifies the global entrypoint location of a resolver function returning a function pointer. It is used to implement the STT\_GNU\_IFUNC framework. The resolver is called, and the returned pointer copied into the location specified by the relocation offset member. ### R\_PPC64\_TLS, R\_PPC64\_TLSGD, R\_PPC64\_TLSLD Used as markers on thread local storage (TLS) code sequences, these relocations tie the entire sequence with a particular TLS symbol. For more information, see *Section 3.7 Thread Local Storage ABI* on page 110. ### R PPC64 TOCSAVE This relocation type indicates a position where a TOC save may be inserted in the function to avoid a TOC save as part of the PLT stub code. A nop can be emitted by a compiler in a function's prologue code. A link editor can change it to a TOC pointer save instruction. This marker relocation is placed on the prologue nop and on nops after bl instructions, with the symbol plus addend pointing to the prologue nop. If the link editor uses the prologue to save r2, it may omit r2 saves in the PLT call stub code emitted for calls marked by R\_PPC64\_TOCSAVE. ### R PPC64 UADDR\* These relocation types are the same as the corresponding R\_PPC64\_ADDR\* types, except that the datum to be relocated is allowed to be unaligned. # R\_PPC64\_ADDR64\_LOCAL When a separate local entry point exists, this relocation type is used to initialize a memory location with the address of that local entry point. ### R\_PPC64\_REL24\_NOTOC This relocation type is used to specify a function call where the TOC pointer is not initialized. It is similar to R\_PPC64\_REL24 in that it specifies a symbol to be resolved. However, if the symbol is resolved by inserting a call to a PLT stub code, the PLT stub code must not rely on the presence of a valid TOC base address in TOC register r2 to reference the PLT function table. ### 3.5.5 Assembler Syntax The offset from .TOC. in the GOT where the value of the symbol is stored is given by the assembly syntax symbol@got. The value of the symbol alone is the address of the variable named symbol. # For example, addis r3, r2,x@got@ha ld r3,x@got@l(r3) Although the Power ISA only defines 16-bit displacements, many TOCs (and hence a GOT) are larger then 64 KB but fit within 2 GB, which can be addressed with 32-bit offsets from r2. Therefore, this ABI defines a simple syntax for 32-bit offsets to the GOT. The syntaxes SYMBOL@got@ha, SYMBOL@got@h, and SYMBOL@got@l refer to the high adjusted, high, and low parts of the GOT offset. (For an explanation of the meaning of "high adjusted," see Section 3.5 Relocation Types on page 97). SYMBOL@got@ha corresponds to bits 32 - 63 of the offset within the global offset table with adjustment for the sign extension of the low-order offset bits. SYMBOL@got@l corresponds to the 16 low-order bits of the offset within the global offset table. The syntax SYMBOL@toc refers to the value (SYMBOL - .TOC.), where .TOC. represents the TOC base for the current object file. This provides the address of the variable whose name is SYMBOL as an offset from the TOC base. As with the GOT, the syntaxes SYMBOL@toc@ha, SYMBOL@toc@h, and SYMBOL@toc@l refer to the high adjusted, high, and low parts of the TOC offset. The syntax SYMBOL@got@plt may be used to refer to the offset in the TOC of a procedure linkage table entry stored in the global offset table. The corresponding syntaxes SYMBOL@got@plt@ha, SYMBOL@got@plt@l are also defined. **Note:** If X is a variable stored in the TOC, then X@got is the offset within the TOC of a doubleword whose value is X@toc. The special symbol .TOC. is used to represent the TOC base for the current object file. The following code might appear in a <u>PIC</u> code setup sequence to compute the distance from a function entry point to the TOC base: ``` addis 2,12,.TOC.-func@ha addi 2,2,.TOC.-func@l ``` The syntax SYMBOL@localentry refers to the value of the local entry point associated with a function symbol. It can be used to initialize a memory word with the address of the local entry point as follows: .quad func@localentry # 3.6 Assembler- and Linker-Mediated Executable Optimization To optimize object code, the assembler and linker may rewrite object code to implement the function call and return conventions and access to global and thread-local data. It is the responsibility of compilers and programmers to generate assembly programs and objects that conform to the requirements as indicated in this section. ### 3.6.1 Function Call The static linker must modify a nop instruction after a bl function call to restore the TOC pointer in r2 from 24(r1) when an external symbol that may use the TOC may be called, as in *Section 2.3.6 Function Calls* on page 80. Object files must contain a nop slot after a bl instruction to an external symbol. # 3.6.2 Reference Optimization References to the GOT may be optimized by rewriting indirect reference code to replace the reference by an address computation. This transformation is only performed by the linker when the symbol is known to be local to the module. ### 3.6.3 Displacement Optimization for TOC Pointer Relative Accesses Assemblers and linkers *may* optimize TOC reference code that consists of two instructions with equivalent code when offset@ha is 0. TOC reference code: addis rt, r2, offset@ha lwz rt, offset@l(rt) Equivalent code: ``` NOP lwz rt, offset(r2) ``` Compilers and programmers *must* ensure that r2 is live at the actual data access point associated with extended displacement addressing. # 3.6.3.1 TOC Pointer Usage To enable linker-based optimizations when global data is accessed, the TOC pointer needs to be available for dereference at the point of all uses of values derived from the TOC pointer in conjunction with the @I operator. This property is used by the linker to optimize TOC pointer accesses. In addition, all reaching definitions for a TOC-pointer-derived access must compute the same definition. In some implementations, non-ABI-compliant code may be processed by providing additional linker options; for example, linker options disabling linker optimization. However, this behavior in support of non-ABI-compliant code is not guaranteed to be portable and supported in all systems. # Compliant example ``` addis r4, r2, mysym@toc@ha b target ... addis r4, r2, mysym@toc@ha target: addi r4, r4, mysym@toc@l ... ``` # Non-compliant example ``` li r4, 0 ; #d1 b target ... addis r4, r2, mysym@toc@ha ; #d2 target: addi r4, r4, mysym@toc@l ; incompatible definitions #d1 and #d2 reach this ... ``` ### 3.6.3.2 Table Jump Sequences Some linkers may rewrite jump table sequences, as described in *Section 2.3.7 Branching* on page 83. For example, linkers may rewrite address references created using GOT-indirect loads and bl+4 sequences to use TOC-relative address computation. ### **3.6.4 Fusion** Code generation in compilers, linkers, and by programmers should use a destructive sequence of two sequential instructions consisting of first an addis followed by a second instruction using a D form instruction to create or load from a 32-bit offset from a register to enable hardware fusion whenever possible: ``` addis r4, r3, upper <lbz, lhz, lwz, ld> r4, lower(r4) addis r4, r3, upper addi r4, r4, lower ``` It is encouraged that assemblers provide pseudo-ops to facilitate such code generation with a single assembler mnemonic. # 3.6.5 Thread-Local Linker Optimizations Additional code rewriting is performed by the linker in conjunction with the use of thread-local storage described in *Section 3.7.4 TLS Link Editor Optimizations* on page 117. # 3.7 Thread Local Storage ABI The *ELF Handling for Thread-Local Storage* document is the authoritative TLS ABI specification that defines the context in which information in the TLS section of this Power Architecture 64-bit ELF V2 ABI must be viewed. For information about how to access this document, see *Section 1.1 Reference Documentation* on page 17. To maintain congruence with that document, in this section the term module refers to an executable or shared object since both are treated similarly. # 3.7.1 TLS Background Most C/C++ implementations support (as an extension to earlier versions of the language) the keyword \_\_thread to be used as a storage-class specifier in variable declarations and definitions of data objects with thread storage duration. (The 2011 ISO C Standard uses \_Thread\_local as the keyword, while the 2011 ISO C++ Standard uses thread\_local.) A variable declared in this manner is automatically allocated local to each thread. Its lifetime is defined to be the entire execution of the thread. Any initialization value is assigned once before thread startup. ### 3.7.2 TLS Runtime Handling A thread-local variable is completely identified by the module in which it is defined, along with the offset of the variable relative to the start of the TLS block for the module. A module is referenced by its index (an integer starting with 1, which is assigned by the run-time environment) into the dynamic thread vector (DTV). The offset of the variable is kept in the st\_value field of the TLS variable's symbol table entry. The TLS data structures follow variant I of the ELF TLS ABI. For the 64-bit PowerPC Architecture, the specific organization of the data structures is as follows. The thread control block (TCB) consists of the DTV, which is an 8-byte pointer. An extended TCB may have additional implementation-specific fields; these fields are located *before* the DTV pointer because the addresses are computed as negative offsets from the TCB address. The fields must never be rearranged for any reason. The current glibc extended TCB is: ``` typedef struct { /* Reservation for HWCAP data. */ unsigned int hwcap2; unsigned int hwcap; /* not used in LE ABI */ /* Indicate if HTM capable (ISA 2.07). */ int tm capable; int tm_pad; /* Reservation for dynamic system optimizer ABI. */ uintptr t dso slot2; uintptr_t dso_slot1; /* Reservation for tar register (ISA 2.07). */ uintptr t tar save; /* GCC split stack support. */ void * private ss; /* Reservation for the event-based branching ABI. */ uintptr t ebb handler; uintptr t ebb ctx pointer; uintptr t ebb reserved1; uintptr t ebb reserved2; uintptr t pointer guard; /* Reservation for stack guard */ uintptr t stack guard; /* DTV pointer */ dtv t *dtv; } tcbhead t; ``` Modules that will not be unloaded will be present at startup time; the TLS blocks for these are created consecutively and immediately follow the TCB. The offset of the TLS block of an initially available module from the TCB remains fixed after program start. The tlsoffset(m) values for a module with index m, where m ranges 1 - M, M being the total number of modules, are computed as follows: ``` tlsoffset(1) = round(16, align(1)) tlsoffset(m + 1) = round(tlsoffset(m) + tlssize(m), align(m + 1)) ``` • The function round() returns its first argument rounded up to the next multiple of its second argument: ``` round(x, y) = y \times ceiling(x / y) ``` • The function ceiling() returns the smallest integer greater than or equal to its argument, where n is an integer satisfying: n - 1 < x ≤ n: ``` ceiling(x) = n ``` In the case of dynamic shared objects (DSO), TLS blocks are allocated on an as-needed basis, with the details of allocation abstracted away by the \_\_tls\_get\_addr() function, which is used to retrieve the address of any TLS variable. The prototype for the \_\_tls\_get\_addr() function, is defined as follows. ``` typedef struct { unsigned long int ti_module; unsigned long int ti_offset; } tls_index; extern void *__tls_get_addr (tls_index *ti); ``` The thread pointer (TP) is held in r13 and is used to access the TCB. The TP is initialized to point 0x7000 bytes past the end of the TCB. The TP offset allows for efficient addressing of the TCB and up to 4 KB - 8 B of other thread library information (placed before the TCB). Figure 3-1 shows the region of memory before and after the TCB that can be efficiently addressed by the TP. Figure 3-1. Thread Pointer Addressable Memory Each DTV pointer points 0x8000 bytes past the start of each TLS block. (For implementation reasons, the actual value stored in the DTV may point to the start of a TLS block. However, values returned by accessor functions will be offset by 0x8000 bytes.) This offset allows the first 64 KB of each block to be addressed from a DTV pointer using fewer machine instructions. Figure 3-2. TLS Block Diagram TLS[m] denotes the TLS block for the module with index m. DTV[m] denotes the DTV pointer for the module with index m. ### 3.7.3 TLS Access Models TLS data access is categorized into the following models: - General Dynamic TLS Model - · Local Dynamic TLS Model - · Initial Exec TLS Model - Local Exec TLS Model Examples for each access model are provided in the following TLS Model subsections. # 3.7.3.1 General Dynamic TLS Model Note: This specification provides examples based on the medium code model, which is the default for the ELF V2 ABI. Given the following code fragment, to determine the address of a thread-local variable x, the \_\_tls\_get\_addr() function is called with one parameter. That parameter is a pointer to a data object of type tls\_index. ``` extern thread unsigned int x; &χ; ``` Table 3-3. General Dynamic Initial Relocations (Page 1 of 2) | Code Sequence | Relocation | Symbol | |------------------------------|------------------------|--------| | addis r3, r2, x@got@tlsgd@ha | R_PPC64_GOT_TLSGD16_HA | x | | addi r3, r3, x@got@tlsgd@l | R_PPC64_GOT_TLSGD16_LO | х | Table 3-3. General Dynamic Initial Relocations (Page 2 of 2) | Code Sequence | Relocation | Symbol | |-------------------------|---------------|--------------| | bltls_get_addr(x@tlsgd) | R_PPC64_TLSGD | x | | | R_PPC64_REL24 | tls_get_addr | | nop | | | # Table 3-4. General Dynamic GOT Entry Relocations | Code Sequence | Relocation | Symbol | |---------------|------------------|--------| | GOT[n] | R_PPC64_DTPMOD64 | x | | GOT[n+1] | R_PPC64_DTPREL64 | x | The relocation specifier @got@tlsgd causes the link editor to create a data object of type tls\_index in the GOT. The address of this data object is loaded into the first argument register with the addis and addi instruction, and a standard function call is made. Notice that the bl instruction has two relocations: the R\_PPC64\_TLSGD tying it to the argument setup instructions and the R\_PPC64\_REL24 specifying the call destination. # 3.7.3.2 Local Dynamic TLS Model For the Local Dynamic TLS Model, three different relocation sequences may be used, depending on the size of the thread storage block offset to the variable. For the following code seguence, a different relocation sequence is used for each variable. ``` static thread unsigned int x1; static __thread unsigned int x2; static __thread unsigned int x3; &x1; &x2; &x3; ``` Table 3-5. Local Dynamic Initial Relocations (Page 1 of 2) | Code Sequence | Relocation | Symbol | |-------------------------------|------------------------|--------------| | addis r3, r2, x1@got@tlsld@ha | R_PPC64_GOT_TLSLD16_HA | x1 | | addi r3, r3, x1@got@tlsld@l | R_PPC64_GOT_TLSLD16_LO | x1 | | bltls_get_addr(x1@tlsld) | R_PPC64_TLSLD | x1 | | | R_PPC64_REL24 | tls_get_addr | | nop | | | | | | | | addi r9, r3, x1@dtprel | R_PPC64_DTPREL16 | x1 | | | | | | addis r9, r3, x2@dtprel@ha | R_PPC64_DTPREL16_HA | x2 | | addi r9, r9, x2@dtprel@I | R_PPC64_DTPREL16_LO | x2 | Object Files Page 114 of 232 Table 3-5. Local Dynamic Initial Relocations (Page 2 of 2) | Code Sequence | Relocation | Symbol | |--------------------------------|----------------------------|--------| | | | | | addis r9, r2, x3@got@dtprel@ha | R_PPC64_GOT_DTPREL16_HA | x3 | | ld r9, x3@got@dtprel@l(r9) | R_PPC64_GOT_DTPREL16_LO_DS | x3 | | add r9, r9, r3 | | | Table 3-6. Local Dynamic GOT Entry Relocations | Code Sequence | Relocation | Symbol | |---------------|------------------|--------| | GOT[n] | R_PPC64_DTPMOD64 | x1 | | GOT[n+1] | 0 | | | GOT[m] | R_PPC64_DTPREL64 | x3 | The relocation specifier @got@tlsld in the first instruction causes the link editor to generate a tls\_index data object in the GOT with a fixed 0 offset. The following code assumes that x1 is in the first 64 KB of the thread storage block. The x2 symbol is not within the first 64 KB but is within the first 2 GB, and x3 is outside the 2 GB area. To load the values of x1, x2, and x3 instead of their addresses, replace the latter part of *Table 3-5* with the following code sequence. Table 3-7. Local Dynamic Relocations with Values Loaded | Code Sequence | Relocation | Symbol | |--------------------------------|----------------------------|--------| | | | | | lwz r0, x1@dtprel(r3) | R_PPC64_DTPREL16 | x1 | | | | | | addis r9, r3, x2@dtprel@ha | R_PPC64_DTPREL16_HA | x2 | | lwz r0, x2@dtprel@l(r9) | R_PPC64_DTPREL16_LO | x2 | | | | | | addis r9, r2, x3@got@dtprel@ha | R_PPC64_GOT_DTPREL16_HA | x3 | | ld r9, x3@got@dtprel@l(r9) | R_PPC64_GOT_DTPREL16_LO_DS | x3 | | lwzx r0, r3, r9 | | | # 3.7.3.3 Initial Exec TLS Model Given the following code fragment, the relocation sequence in *Table 3-8* is used for the Initial Exec TLS Model: extern \_\_thread unsigned int x; &x; Table 3-8. Initial Exec Initial Relocations | Code Sequence | Relocation | Symbol | |------------------------------|---------------------------|--------| | addis r9, r2, x@got@tprel@ha | R_PPC64_GOT_TPREL16_HA | x | | Id r9, x@got@tprel@l(r9) | R_PPC64_GOT_TPREL16_LO_DS | x | | add r9, r9, x@tls | R_PPC64_TLS | х | Table 3-9. Initial Exec GOT Entry Relocations | Code Sequence | Relocation | Symbol | |---------------|-----------------|--------| | GOT[n] | R_PPC64_TPREL64 | х | The relocation specifier @got@tprel in the first instruction causes the link editor to generate a GOT entry with a relocation that the dynamic linker will replace with the offset for x relative to the thread pointer. The relocation specifier x@tls tells the assembler to use an r13 form of the instruction. That is, add r9,r9,r13 in this case, and tag the instruction with a relocation that indicates it belongs to a TLS sequence. This relocation specifier can be used later by the link editor when optimizing TLS code. To read the contents of the variable instead of calculating its address, the add r9, r9, x@tls instruction might be replaced with lwzx r0, r9, x@tls. ### 3.7.3.4 Local Exec TLS Model Given the following code fragment, three different relocation sequences may be used, depending on the size of the offset to the variable. The sequence in Table 3-10 handles offsets within 60 KB relative to the end of the TCB (where r13 points 28 KB past the end of the TCB, which is immediately before the first TLS block). The sequence in Table 3-11 handles offsets past 60 KB and less than 2 GB + 28 KB relative to the end of the TCB. The third sequence is identical to the Initial Exec sequence shown in *Table 3-8*. ``` static thread unsigned int x; &x: ``` Figure 3-3 on page 116 illustrates which sequence is used. Figure 3-3. Local Exec TLS Model Sequences Table 3-10. Local Exec Initial Relocations (Sequence 1) | Code Sequence | Relocation | Symbol | |------------------------|---------------|--------| | addi r9, r13, x1@tprel | R_PPC_TPREL16 | x | Table 3-11. Local Exec Initial Relocations (Sequence 2) | Code Sequence | Relocation | Symbol | |----------------------------|--------------------|--------| | addis r9, r13, x2@tprel@ha | R_PPC64_TPREL16_HA | x | | addi r9, r9, x2@tprel@I | R_PPC64_TPREL16_LO | x | # 3.7.4 TLS Link Editor Optimizations In some cases, the link editor may be able to optimize TLS code sequences, provided the compiler emits code sequences as described. The following TLS link editor transformations are provided as optimizations to convert between specific TLS access models: - · General Dynamic to Initial Exec - · General Dynamic to Local Exec - · Local Dynamic to Local Exec - · Initial Exec to Local Exec # 3.7.4.1 General Dynamic to Initial Exec Table 3-12. General-Dynamic-to-Initial-Exec Initial Relocations | Code Sequence | Relocation | Symbol | |------------------------------|------------------------|--------------| | addis r3, r2, x@got@tlsgd@ha | R_PPC64_GOT_TLSGD16_HA | x | | addi r3, r3, x@got@tlsgd@l | R_PPC64_GOT_TLSGD16_LO | x | | bltls_get_addr(x@tlsgd) | R_PPC64_TLSGD | x | | | R_PPC64_REL24 | tls_get_addr | | nop | | | Table 3-13. General-Dynamic-to-Initial-Exec GOT Entry Relocations | Code Sequence | Relocation | Symbol | |---------------|------------------|--------| | GOT[n] | R_PPC64_DTPMOD64 | x | | GOT[n+1] | R_PPC64_DTPREL64 | x | The preceding code and global offset table entries are replaced by the following code and global offset table entries. Version 1.1 Object Files 16 July 2015 Page 117 of 232 Table 3-14. General-Dynamic-to-Initial-Exec Replacement Initial Relocations | Code Sequence | Relocation | Symbol | |------------------------------|---------------------------|--------| | addis r3, r2, x@got@tprel@ha | R_PPC64_GOT_TPREL16_HA | x | | ld r3, x@got@tprel@l(r3) | R_PPC64_GOT_TPREL16_LO_DS | x | | nop | | | | add r3, r3, r13 | | | # Table 3-15. General-Dynamic-to-Initial-Exec Replacement GOT Entry Relocations | Code Sequence | Relocation | Symbol | |---------------|-----------------|--------| | GOT[n] | R_PPC64_TPREL64 | x | # 3.7.4.2 General Dynamic to Local Exec Table 3-16. General-Dynamic-to-Local-Exec Initial Relocations | Code Sequence | Relocation | Symbol | |------------------------------|------------------------|--------------| | addis r3, r2, x@got@tlsgd@ha | R_PPC64_GOT_TLSGD16_HA | x | | addi r3, r3, x@got@tlsgd@l | R_PPC64_GOT_TLSGD16_LO | x | | bltls_get_addr(x@tlsgd) | R_PPC64_TLSGD | x | | | R_PPC64_REL24 | tls_get_addr | | nop | | | # Table 3-17. General-Dynamic-to-Local-Exec GOT Entry Relocations | Code Sequence | Relocation | Symbol | |---------------|------------------|--------| | GOT[n] | R_PPC64_DTPMOD64 | x | | GOT[n+1] | R_PPC64_DTPREL64 | х | The preceding code and global offset table entries are replaced by the following code, which makes no reference to GOT entries. The GOT entries in *Table 3-17* can be removed from the GOT by the linker when performing this code transformation.<sup>1</sup> Table 3-18. General-Dynamic-to-Local-Exec Replacement Initial Relocations | Code Sequence | Relocation | Symbol | |---------------|------------|--------| | nop | | | nop addis r3, r13, x@tprel@ha addi r3, r3, x@tprel@l nop <sup>1.</sup> To further optimize the code in *Table 3-17*, a linker may reschedule the sequence to exploit fusion by generating a sequence that may be fused by Power processors: Table 3-18. General-Dynamic-to-Local-Exec Replacement Initial Relocations | Code Sequence | Relocation | Symbol | |---------------------------|--------------------|--------| | addis r3, r13, x@tprel@ha | R_PPC64_TPREL16_HA | x | | nop | | | | addi r3, r3, x@tprel@I | R_PPC64_TPREL16_LO | x | # 3.7.4.3 Local Dynamic to Local Exec Under this TLS linker optimization, the function call is replaced with an equivalent code sequence. However, as shown in the following code examples, the dtprel sequences are left unchanged. Table 3-19. Local-Dynamic-to-Local-Exec Initial Relocations | Code Sequence | Relocation | Symbol | |--------------------------------|----------------------------|--------------| | addis r3, r2, x1@got@tlsld@ha | R_PPC64_GOT_TLSLD16_HA | x1 | | addi r3, r3, x1@got@tlsld@l | R_PPC64_GOT_TLSLD16_LO | x1 | | bltls_get_addr(x1@tlsld) | R_PPC64_TLSLD | x1 | | | R_PPC64_REL24 | tls_get_addr | | nop | | | | | | | | addi r9, r3, x1@dtprel | R_PPC64_DTPREL16 | x1 | | | | | | addis r9, r3, x2@dtprel@ha | R_PPC64_DTPREL16_HA | x2 | | addi r9, r9, x2@dtprel@I | R_PPC64_DTPREL16_LO | x2 | | | | | | addis r9, r2, x3@got@dtprel@ha | R_PPC64_GOT_DTPREL16_HA | x3 | | ld r9, x3@got@dtprel@l(r9) | R_PPC64_GOT_DTPREL16_LO_DS | x3 | | add r9, r9, r3 | | | Table 3-20. Local-Dynamic-to-Local-Exec GOT Entry Relocations | Code Sequence | Relocation | Symbol | |---------------|------------------|--------| | GOT[n] | R_PPC64_DTPMOD64 | x1 | | GOT[n+1] | | | | | | | | GOT[m] | R_PPC64_DTPREL64 | x3 | The preceding code and global offset table entries are replaced by the following code and global offset table entries. Table 3-21. Local-Dynamic-to-Local-Exec Replacement Initial Relocations | ymbol | Symbol | Relocation | Code Sequence | |-----------------------------|-------------------------------------------------|----------------------------------------------------------------------------|--------------------------------| | | | | nop | | l local symbol | link editor generated local symbol | R_PPC64_TPREL16_HA | addis r3, r13, L@tprel@ha | | | | | nop | | d local symbol <sup>1</sup> | link editor generated local symbol <sup>1</sup> | R_PPC64_TPREL16_LO | addi r3, r3, L@tprel@l | | | | | | | | x1 | R_PPC64_DTPREL16 | addi r9, r3, x1@dtprel | | | | | | | | x2 | R_PPC64_DTPREL16_HA | addis r9, r3, x2@dtprel@ha | | | x2 | R_PPC64_DTPREL16_LO | addi r9, r9, x2@dtprel@I | | | | | | | | x3 | R_PPC64_GOT_DTPREL16_HA | addis r9, r2, x3@got@dtprel@ha | | | x3 | R_PPC64_GOT_DTPREL16_LO_DS | ld r9, x3@got@dtprel@l(r9) | | | | | add r9, r9, r3 | | arc | | R_PPC64_GOT_DTPREL16_LO_DS ddis and addi to be adjacent to take advantage | add r9, r9, r3 | The GOT[n] and GOT[n+1] entries can be removed by the linker after the code transformation as shown in *Table 3-22*. Table 3-22. Local-Dynamic-to-Local-Exec Replacement GOT Entry Relocations | Code Sequence | Relocation | Symbol | |---------------|------------------|--------| | GOT[m] | R_PPC64_DTPREL64 | х3 | The local symbol generated by the link editor points to the start of the thread storage block plus 0x7000 bytes. In practice, a section symbol with a suitable offset will be used. ### 3.7.4.4 Initial Exec to Local Exec opportunity. This transformation is only performed by the linker when the symbol is within 2 GB + 28 KB of the thread pointer. Table 3-23. Initial-Exec-to-Local-Exec Initial Relocations | Code Sequence | Relocation | Symbol | |------------------------------|---------------------------|--------| | addis r9, r2, x@got@tprel@ha | R_PPC64_GOT_TPREL16_HA | x | | ld r9, x@got@tprel@l(r9) | R_PPC64_GOT_TPREL16_LO_DS | x | | add r9, r9, x@tls | R_PPC64_TLS | x | Object Files Version 1.1 Page 120 of 232 16 July 2015 Table 3-24. Initial-Exec-to-Local-Exec GOT Entry Relocations | Code Sequence | Relocation | Symbol | |---------------|-----------------|--------| | GOT[n] | R_PPC64_TPREL64 | x | The preceding code and global offset table entries are replaced by the following code and global offset table entries. Table 3-25. Initial-Exec-to-Local-Exec Replacement Initial Relocations | Code Sequence | Relocation | Symbol | |---------------------------|--------------------|--------| | nop | | | | addis r9, r13, x@tprel@ha | R_PPC64_TPREL16_HA | x | | addi r9, r9, x@tprel@I | R_PPC64_TPREL16_LO | x | Other sizes and types of thread-local variables may use any of the X-form indexed load or store instructions. Table 3-26 shows how to access the contents of a variable using the X-form indexed load and store instructions. Table 3-26. Initial-Exec-to-Local-Exec X-form Initial Relocations | Code Sequence | Relocation | Symbol | |------------------------------|---------------------------|--------| | addis r9, r2, x@got@tprel@ha | R_PPC64_GOT_TPREL16_HA | x | | ld r9, x@got@tprel@l(r9) | R_PPC64_GOT_TPREL16_LO_DS | x | | lbzx r10, r9, x@tls | R_PPC64_TLS | x | | addi r10, r10, 1 | | | | stbx r10, r9, x@tls | R_PPC64_TLS | x | Table 3-27. Initial-Exec-to-Local-Exec X-form GOT Entry Relocations | Code Sequence | Relocation | Symbol | |---------------|-----------------|--------| | GOT[n] | R_PPC64_TPREL64 | х | The preceding code and global offset table entries are replaced by the following code and global offset table entries. Table 3-28. Initial-Exec-to-Local-Exec X-form Replacement Initial Relocations | Code Sequence | Relocation | Symbol | |---------------------------|--------------------|--------| | nop | | | | addis r9, r13, x@tprel@ha | R_PPC64_TPREL16_HA | x | | lbz r10, x@tprel@l(r9) | R_PPC64_TPREL16_LO | x | | addi r10, r10, 1 | | | | stb r10, x@tprel@l(r9) | R_PPC64_TPREL16_LO | x | Version 1.1 Object Files 16 July 2015 Page 121 of 232 ### 3.7.5 ELF TLS Definitions The result of performing a relocation for a TLS symbol is the module ID and its offset within the TLS block. These are then stored in the GOT. Later, they are obtained by the dynamic linker at run-time and passed to \_\_tls\_get\_addr(), which returns the address for the variable for the current thread. For more information, see *Section 3.5 Relocation Types* on page 97. For TLS relocations, see *Table 3-2* on page 102. ### TLS Relocation Descriptions The following marker relocations tie together instructions in TLS code sequences. They allow the link editor to reliably optimize TLS code. R\_PPC64\_TLSGD and R\_PPC64\_TLSLD shall be emitted immediately before their associated \_\_tls\_get\_addr call relocation. R\_PPC64\_TLS R\_PPC64\_TLSGD R\_PPC64\_TLSLD # 3.8 System Support Functions and Extensions #### 3.8.1 Back Chain Systems must provide a back chain by default, and they must include compilers allocating a back chain and system libraries allocating a back chain. Alternate libraries may be supplied in addition to, and beyond, but never instead of those providing a back chain. Code generating and using a back chain shall be the default for compilers, linkers, and library selection. # 3.8.2 Nested Functions Nested functions that access their ancestors' stack frames are entered with r11 initialized to an environment pointer. The environment pointer is typically a copy of the stack pointer for the most recent instance of the nested function's parent's stack frame. When a function pointer to a nested function referencing its outer context is created, an implementation may create a trampoline to load the present environment pointer to r11, followed by an unconditional branch to the function code of the nested function contained in the text segment. When a trampoline is used, a pointer to a nested function is represented by the code address of the trampoline. In some environments, the trampoline code may be created by allocating memory on the data stack, making at least pages containing trampolines executable. In other environments, executable pages may be prohibited in the stack area for security reasons. Alternate implementations, such as creating code stacks for allocating nested function trampolines, may be used. In garbage-collected environments, yet other ways for managing trampolines are available. #### 3.8.3 Traceback Tables To support debuggers and exception handlers, the 64-bit *OpenPOWER ELF V2 ABI* defines the use of descriptive debug and unwind information that enables flexible debugging and unwinding of optimized code (such as, for example, <u>DWARF</u>). To support legacy tooling, the *OpenPOWER ELF V2 ABI* also specifies the use of a traceback table that may provide additional information about functions. Section 3.8.3.1 Traceback Table Fields on page 123 describes a minimal set of fields that may, optionally, specify information about a function. Additional fields may be present in a traceback table in accordance with commonly used PowerPC traceback conventions in other environments, but they are not specified in the current ABI definition. #### 3.8.3.1 Traceback Table Fields If a traceback table is present, the following fields are mandatory: version Eight-bit field. This defines the type code for the table. The only currently defined value is zero. lang Eight-bit field. This defines the source language for the compiler that generated the code to which this traceback table applies. The default values are as follows: С 0 Fortran 1 2 Pascal 3 Ada PL/1 4 5 Basic LISP 6 COBOL 7 8 Modula2 C++ 9 **RPG** 10 PL.8, PLIX 11 Assembly 12 Java 13 Objective C 14 The codes 0xf - 0xfa are reserved. The codes 0xfb - 0xff are reserved for IBM. globalink One-bit field. This field is set to 1 if this routine is a special routine used to support the linkage convention: a linkage function including a procedure linkage table function, pointer glue code, a trampoline, or other compiler- or linker-generated functions that stack traceback functions should skip, other than is\_eprol functions. For more information, see *Section 2.3.6 Function Calls* on page 80. These routines have an unusual register usage and stack format. is\_eprol One-bit field. This field is set to 1 if this routine is an out-of-line prologue or epilogue function, including a register save or restore function. Stack traceback functions should skip these. For more information, see Section 2.3.2 Function Prologue and Epilogue on page 69. These routines have an unusual register usage and stack format. # OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI Advance has\_tboff One-bit field. This field is set to 1 if the offset of the traceback table from the start of the func- tion is stored in the tb\_offset field. int\_proc One-bit field. This field is set to 1 if this function is a stackless leaf function that does not have a separate stack frame. has\_ctl One-bit field. This field is set to 1 if ctl\_info is provided. tocless One-bit field. This field is set to 1 if this function does not have a TOC. For example, a stack- less leaf assembly language routine with no references to external objects. fp\_present One-bit field. This field is set to 1 if the function uses floating-point processor instructions. log\_abort One-bit field. Reserved. int\_handl One-bit field. Reserved. name\_present One-bit field. This field is set to 1 if the name for the procedure is present following the trace- back field, as determined by the name\_len and name fields. uses\_alloca One-bit field. This field is set to 1 if the procedure performs dynamic stack allocation. To address their local variables, these procedures require a different register to hold the stack pointer value. This register may be chosen by the compiler, and must be indicated by setting the value of the alloc\_reg field. cl\_dis\_inv Three-bit field. Reserved. saves\_cr One-bit field. This field indicates whether the CR fields are saved in the CR save word. If traceback tables are used in place of DWARF unwind information, at least all volatile CR fields must be saved in the CR save word. saves\_Ir One-bit field. This field is set to 1 if the function saves the LR in the LR save doubleword. stores bc One-bit field. This field is set to 1 if the function saves the back chain (the <u>SP</u> of its caller) in the stack frame header. fixup One-bit field. This field is set to 1 if the link editor replaced the original instruction by a branch instruction to a special fix-up instruction sequence. fp\_saved Six-bit field. This field is set to the number of nonvolatile floating-point registers that the func- tion saves. When traceback unwind and debug information is used, the last register saved is always f31. Therefore, for example, a value of 2 in this field indicates that f30 and f31 are saved. has\_vec\_info One-bit field. This field is set to 1 if the procedure saves nonvolatile vector registers in the Vector Register Save Area, specifies the number of vector parameters, or uses VMX instruc- tions. spare4 One-bit field. Reserved. gpr\_saved Six-bit field. This field is set to the number of nonvolatile general registers that the function saves. As with fp\_saved, when traceback unwind and debug information is used, the last register saved is always r31. fixedparms Eight-bit field. This field is set to the number of fixed-point parameters. floatparms Seven-bit field. This field is set to the number of floating-point parameters. parmsonstk One-bit field. This field is set to 1 if all of the parameters are placed in the Parameter Save Area. Specification OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI Advance # 4. Program Loading and Dynamic Linking # 4.1 Program Loading A number of criteria constrain the mapping of an executable file or shared object file to virtual memory segments. During mapping, the operating system may use delayed physical reads to improve performance, which necessitates that file offsets and virtual addresses are congruent, modulo the page size. Page size must be less than or equal to the operating system implemented congruency. This ABI defines 64 KB congruency as the minimum allowable. To maintain interoperability between operating system implementations, 64 KB congruency is recommended. **Note:** There is historical precedence for 64 KB congruency in that there is synergy with the Power Architecture instruction set whereby low and high adjusted relocations can be easily performed using addi or addis instructions. The value of the p\_align member of the program header struct must be 0x10000 or a larger power of 2. If a larger congruency size is used for large pages, p\_align should match the congruency value. The following program header information illustrates an application that is mapped with a base address of 0x10000000: | Table 4-1. Program Header Exampl | Table 4-1. | . Program | ı Header | Example | |----------------------------------|------------|-----------|----------|---------| |----------------------------------|------------|-----------|----------|---------| | Header Member | Text Segment | Data Segment | |---------------|--------------|--------------| | p_type | PT_LOAD | PT_LOAD | | p_offset | 0x000000 | 0x000af0 | | p_vaddr | 0x10000000 | 0x10010af0 | | p_paddr | 0x10000000 | 0x10010af0 | | p_filesz | 0x00af0 | 0x00124 | | p_memsz | 0x00af0 | 0x00128 | | p_flags | R-E | RW- | | p_align | 0x10000 | 0x10000 | **Note:** For the PT\_LOAD entry describing the data segment, the p\_memsz may be greater than the p\_filesz. The difference is the size of the .bss section. On implementations that use virtual memory file mapping, only the portion of the file between the .data p\_offset (rounded down to the nearest page) to p\_offset + p\_filesz (rounded up to the next page size) is included. If the distance between p\_offset + p\_filesz and p\_offset + p\_memsz crosses a page boundary, then additional memory must be allocated out of anonymous memory to include data through p\_vaddr + p\_memsz. Table 4-1 on page 127 demonstrates a typical mapping of file to memory segments. Table 4-2. Memory Segment Mappings | File | Section | Virtual Address | |------------------------------------------------------------------|-----------------|-----------------| | 0x0 | header | 0x10000000 | | 0x100 | .text | 0x10000100 | | 0xaf0 | .data | 0x10010af0 | | Not applicable. Zero-initialized data is not stored in the file. | .bss | 0x10010c14 | | Not stored in the file. | End of sections | 0x10010c18 | Operating systems typically enforce memory permission on a per-page granularity. This ABI maintains that the memory permissions are consistent across each memory segment when a file image is mapped to a process memory segment. The text segment and data segment require differing memory permissions. To maintain congruency of file offset to virtual address modulo the page size, the system maps the file region holding the overlapped text and data twice at different virtual addresses for each segment (see *Figure 4-1* on page 129). To increase the security attributes of this ABI, the text and certain sections of the data segment (such as the .rodata section) may be protected as read only after the pages are mapped and relocations are resolved. See *Section 4.2.5.2 Immediate Binding* on page 137 for more information. Process Memory Image Headers .text File Image **Text Segment** Text Undefined 64 KB Congruency Contiguous File Image Gap Pages Data Undefined .data Data Segment Residual .bss Zeroed Application Static Data Allocate additional pages as needed per Zeroed p\_memsz Undefined Figure 4-1. File Image to Process Memory Image Mapping As a result of this mapping, there can be up to four pages of impure text or data in the virtual memory segments for the application as described in the following list: - 1. <u>ELF</u> header information, program headers, and other information will precede the .text section and reside at the beginning of the text segment. - 2. The last memory page of the text segment can contain a copy of the partial, first file-image data page as an artifact of page faulting the last file-image text page from the file image to the text segment while maintaining the required offsets as shown in *Figure 4-1*. - 3. Likewise, the first memory page of the data segment may contain a copy of the partial, last file-image text page as an artifact of page faulting the first file-image data page from the file image to the data segment while maintaining the required offsets. - 4. The last faulted data-segment memory page may contain residual data from the last file-image data page that is not part of the actual file image. The system is required to zero this residual memory after that page is mapped to the data segment. If the application requires static data, the remainder of this page is used for that purpose. If the static data requirements exceed the remnant left in the last faulted memory page, additional pages shall be mapped from anonymous memory and zeroed. **Note:** The handling of the contents of the first three pages is undefined by this ABI. They are unused by the executable program once started. # 4.1.1 Addressing Models When mapping an executable file or shared object file to memory, the system can use the following addressing models. Each application is allocated its own virtual address space. - Traditionally, executable files are mapped to virtual memory using an absolute addressing model, where the mapping of the sections to segments uses the section p\_vaddr specified by the ELF header directly as an absolute address. - The position-independent code (PIC) addressing model allows the file image text of an executable file or shared object file to be loaded into the virtual address space of a process at an arbitrary starting address chosen by the kernel loader or program interpreter (dynamic linker). #### Notes: - Shared objects need to use the PIC addressing model so that all references to global variables go through the Global Offset Table. - Position-independent executables should use the PIC addressing model. #### 4.1.2 Process Initialization To provide a standard environment for application programs, the exec system call creates an initial program machine state. That state includes the use of registers, the layout of the stack frame, and argument passing. For example, a C program might typically issue the following declaration to begin executing at the local entry point of a function named main: ``` extern int main (int argc, char *argv[], char *envp[]), void *auxv[]); int main(int argc, char *argv[], char *envp[], ElfW(auxv_t) *auxvec) ``` ### where: argc is a nonnegative argument count. argv is an array of argument strings. It is terminated by a NULL pointer, argv[argc] == 0. envp is an array of environment strings. It is also terminated by a NULL pointer. auxv is an array of structures that contain the auxiliary vector. It is terminated by a structure entry with an a type of AT NULL. For more information, see *Section 4.1.2.3 Auxiliary Vector* on page 132. This section explains how to implement the call to main or to the entry point. # 4.1.2.1 Registers The contents of most registers are *not* specified when a process is first entered from an exec system call. A program should not expect the operating system to set all registers to 0. If a register other than those listed in *Table 4-3* must have a specific value, the program must set it to that value during process initialization. The contents of the following registers are specified: Table 4-3. Registers Specified during Process Initialization | Register | Description | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | r1 | The initial stack pointer, aligned to a quadword boundary. | | r2 | Undefined. | | r3 | Contains argc, the nonnegative argument count. | | r4 | Contains argv, a pointer to the array of argument pointers in the stack. The array is immediately followed by a NULL pointer. If there are no arguments, r4 points to a NULL pointer. | | r5 | Contains envp, a pointer to the array of environment pointers in the stack. The array is immediately followed by a NULL pointer. If no environment exists, r5 points to a NULL pointer. | | r6 | Contains a pointer to the auxiliary vector. The auxiliary vector shall have at least one member, a terminating entry with an a_type of AT_NULL (see Section 4.1.2.3 Auxiliary Vector on page 132). | | r7 | Contains a termination function pointer. If r7 contains a nonzero value, the value represents a function pointer that the application should register with atexit. If r7 contains zero, no action is required. | | r12 | Contains the address of the global entry point of the first function being invoked, which represents the start address of the executable specified in the exec call. | | FPSCR | Contains 0, specifying "round to nearest" mode for both binary and decimal rounding modes, IEEE Mode, and the disabling of floating-point exceptions. | | VSCR | Vector Status and Control Register. Contains 0, specifying vector Java/IEEE mode and that no saturation has occurred. | The run-time that gets control from \_start is responsible for: - Creating the first stack frame - · Initializing the first stack frame's back chain pointer to NULL - · Allocating and initializing TLS storage - Initializing the thread control block (TCB) and dynamic thread vector (DTV) - Initializing any \_\_thread variables - · Setting R13 for the initial process thread. This initialization must be completed before any library initialization codes are run and before control is transferred to the main program (main()). # 4.1.2.2 Process Stack Although every process has a stack, no fixed stack address is defined by the system. In addition, a program's stack address can change from one system to another. It can even change from one process invocation to another. Thus, the process initialization code must use the stack address in general-purpose register r1. Data in the stack segment at addresses below the stack pointer contain undefined values. # 4.1.2.3 Auxiliary Vector The argument and environment vectors transmit information from one application program to another. However, the auxiliary vector conveys information from the operating system to the program. This vector is an array of structures, defined as follows: ``` typedef struct long a_type; union { long a val; void *a ptr; void (*a_fcn)(); } a un; } auxv t; Name Value a un field Comment /* End of vector */ AT NULL 0 ignored AT PHDR 3 a ptr /* Program headers for program */ AT PHENT 4 /* Size of program header entry */ a val AT PHNUM 5 a_val /* Number of program headers */ AT PAGESZ /* System page size */ 6 a val /* Base address of interpreter */ AT BASE 7 a ptr 8 /* Flags */ AT FLAGS a val /* Entry point of program */ AT ENTRY 9 a ptr AT UID 11 /* Real user ID (uid) */ /* Effective user ID (euid) */ AT EUID 12 AT GID /* Real group ID (gid) */ 13 AT EGID 14 /* Effective group ID (egid) */ AT PLATFORM /* String identifying platform. */ 15 a ptr /* Machine-dependent hints about processor capabilities. AT HWCAP 16 a val */ /* Frequency of times(), always 100 */ AT CLKTCK 17 /* Data cache block size */ AT DCACHEBSIZE 19 a_val AT ICACHEBSIZE 20 /* Instruction cache block size */ a val AT UCACHEBSIZE 21 a_val /* Unified cache block size */ AT IGNOREPPC 22 /* Ignore this entry! */ AT SECURE 23 /* Boolean, was exec authorized to use setuid or setgid */ AT BASE PLATFORM /* String identifying real platforms */ 24 a_ptr AT RANDOM 25 /* Address of 16 random bytes */ AT_HWCAP2 26 /* More machine-dependent hints about processor capabili- a_val ties. */ /* File name of executable */ AT EXECFN 31 AT SYSINFO EHDR 33 /* In many architectures, the kernel provides a virtual dynamic shared object (VDSO) that contains a function call- able from the user state. AT SYSINFO EHDR is the address of the VDSO header that is used by the dynamic linker to resolve function symbols with the VDSO. */ ``` ### AT NULL The auxiliary vector has no fixed length; instead an entry of this type denotes the end of the vector. The corresponding value of a\_un is undefined. # AT\_PHDR Under some conditions, the system creates the memory image of the application program before passing control to an interpreter program. When this happens, the a\_ptr member of the AT\_PHDR entry tells the interpreter where to find the program header table in the memory image. If the AT\_PHDR entry is present, entries of types AT\_PHENT, AT\_PHNUM, and AT\_ENTRY must also be present. See the Program Header section in Chapter 5 of the *System V ABI* for more information about the program header table. ### AT PHENT The a\_val member of this entry holds the size, in bytes, of one entry in the program header table to which the AT\_PHDR entry points. # AT\_PHNUM The a\_val member of this entry holds the number of entries in the program header table to which the AT\_PHDR entry points. #### AT PAGESZ If present, this entry's a\_val member gives the system page size in bytes. The same information is also available through the sysconf system call. # AT\_BASE The a\_ptr member of this entry holds the base address at which the interpreter program was loaded into memory. See the Program Header section in Chapter 5 of the *System V ABI* for more information about the base address. ### AT FLAGS If present, the a\_val member of this entry holds 1-bit flags. Bits with undefined semantics are set to zero. Other auxiliary vector types are reserved. No flags are currently defined for AT\_FLAGS on the 64-bit Open-POWER ABI Architecture. ### AT\_ENTRY The a\_ptr member of this entry holds the entry point of the application program to which the interpreter program should transfer control. ### AT\_DCACHEBSIZE The a\_val member of this entry gives the data cache block size for processors on the system on which this program is running. If the processors have unified caches, AT\_DCACHEBSIZE is the same as AT\_UCACHEBSIZE. # AT\_ICACHEBSIZE The a\_val member of this entry gives the instruction cache block size for processors on the system on which this program is running. If the processors have unified caches, AT\_ICACHEBSIZE is the same as AT\_UCACHEBSIZE. # AT UCACHEBSIZE The a\_val member of this entry is zero if the processors on the system on which this program is running do not have a unified instruction and data cache. Otherwise, it gives the cache block size. # AT\_PLATFORM The a\_ptr member is the address of the platform name string. For virtualized systems, this may be different (that is, an older platform) than the physical machine running this environment. # AT\_BASE\_PLATFORM The a\_ptr member is the address of the platform name string for the physical machine. For virtualized systems, this will be the platform name of the real hardware. ### AT HWCAP The a val member of this entry is a bit map of hardware capabilities. Some bit mask values include: ``` PPC FEATURE 32 0x80000000 /* Always set for powerpc64 */ PPC FEATURE 64 0x40000000 /* Always set for powerpc64 */ PPC FEATURE HAS ALTIVEC 0x10000000 PPC FEATURE HAS FPU 0x0800000 PPC FEATURE HAS MMU 0x04000000 PPC FEATURE UNIFIED CACHE 0x01000000 PPC FEATURE NO TB 0x00100000 /* 601/403gx have no timebase */ PPC FEATURE POWER4 0x00080000 /* POWER4 ISA 2.00 */ PPC FEATURE POWER5 0x00040000 /* POWER5 ISA 2.02 */ PPC FEATURE POWER5 PLUS 0x00020000 /* POWER5+ ISA 2.03 */ 0x00010000 /* CELL Broadband Engine */ PPC FEATURE CELL BE 0x00008000 /* ISA Category Embedded */ PPC FEATURE BOOKE PPC FEATURE SMT 0x00004000 /* Simultaneous Multi-Threading */ PPC FEATURE ICACHE SNOOP 0x00002000 PPC FEATURE ARCH 2 05 0x00001000 /* ISA 2.05 */ PPC FEATURE PA6T 0x00000800 /* PA Semi 6T Core */ PPC FEATURE HAS DFP 0x00000400 /* Decimal FP Unit */ PPC FEATURE POWER6 EXT 0x00000200 /* P6 + mffgpr/mftgpr */ PPC FEATURE ARCH 2 06 0x00000100 /* ISA 2.06 */ PPC FEATURE HAS VSX 0x00000080 /* P7 Vector Extension. */ PPC FEATURE PSERIES PERFMON COMPAT 0x00000040 PPC FEATURE TRUE LE 0x0000002 PPC FEATURE PPC LE 0x0000001 ``` # AT\_HWCAP2 The a val member of this entry is a bit map of hardware capabilities. Some bit mask values include: ``` PPC_FEATURE2_ARCH_2_07 0x80000000 /* ISA 2.07 */ PPC_FEATURE2_HAS_HTM 0x40000000 /* Hardware Transactional Memory */ PPC_FEATURE2_HAS_DSCR 0x20000000 /* Data Stream Control Register */ PPC_FEATURE2_HAS_EBB 0x10000000 /* Event Base Branching */ PPC_FEATURE2_HAS_ISEL 0x08000000 /* Integer Select */ PPC_FEATURE2_HAS_TAR 0x04000000 /* Target Address Register */ ``` PPC\_FEATURE2\_HAS\_VCRYPTO 0x02000000 /\* The processor implements the Vector.AES category \*/ When a process starts to execute, its stack holds the arguments, environment, and auxiliary vector received from the exec call. The system makes no guarantees about the relative arrangement of argument strings, environment strings, and the auxiliary information, which appear in no defined or predictable order. Further, the system may allocate memory after the null auxiliary vector entry and before the beginning of the information block. # 4.2 Dynamic Linking # 4.2.1 Program Interpreter For dynamic linking, the standard program interpreter is /lib/ld64.so.2. It may be located in different places on different distributions. # 4.2.2 Dynamic Section The dynamic section provides information used by the dynamic linker to manage dynamically loaded shared objects, including relocation, initialization, and termination when loaded or unloaded, resolving dependencies on other shared objects, resolving references to symbols in the shared object, and supporting debugging. The following dynamic tags are relevant to this processor-specific ABI: DT\_PLTGOT The d\_ptr member of this dynamic tag holds the address of the first byte of the Procedure Linkage Table (PLT). DT\_JMPREL The d\_ptr member of this dynamic tag points to the first byte of the table of relocation entries, which have a one-to-one correspondence with PLT entries. Any executable or shared object with a PLT must have DT JMPREL. A shared object containing only data will not have a PLT and thus will not have DT JMPREL. DT\_PPC64\_GLINK (DT\_LOPROC + 0) The d\_ptr member of this dynamic tag points to 32 bytes before the .glink lazy link symbol resolver stubs that are described in *Section 4.2.5.3 Procedure Linkage Table* on page 138. DT\_PPC64\_OPT (DT\_LOPROC + 3) The d\_val member of this dynamic tag specifies whether various optimizations are possible. The low bit will be set to indicate that an optimized \_\_tls\_get\_addr call stub is used. The next most significant bit will be set if multiple TOCs are present. # 4.2.3 Global Offset Table To support position-independent code, a Global Offset Table (GOT) shall be constructed by the link editor in the data segment when linking code that contains any of the various R\_PPC64\_GOT\* relocations or when linking code that references the .TOC. address. The GOT consists of an 8-byte header that contains the TOC base (the first TOC base when multiple TOCs are present), followed by an array of 8-byte addresses. The link editor shall emit dynamic relocations as appropriate for each entry in the GOT. At runtime, the dynamic linker will apply these relocations after the addresses of all memory segments are known (and thus the addresses of all symbols). While the GOT may be appear to be an array of absolute addresses, this ABI does not preclude the GOT containing nonaddress entries and specifies the presence of nonaddress tls\_index entries. Absolute addresses are generated for all GOT relocations by the dynamic linker before giving control to general application code. (However, IFUNC resolution functions may be invoked before relocation is completed, limiting the use of global variables by such functions.) The dynamic linker is free to choose different memory segment addresses for the executable or shared objects in a different process image. After the initial mapping of the process image by the dynamic linker, memory segments reside at fixed addresses for the life of a process. The symbol .TOC. may be used to access the GOT or in TOC-relative addressing to other data constructs, such as the procedure linkage table. The symbol may be offset by 0x8000 bytes, or another offset, from the start of the .got section. This offset allows the use of the full (64 KB) signed range of 16-bit displacement fields by using both positive and negative subscripts into the array of addresses, or a larger offset to afford addressing using references within ±2 GB with 32-bit displacements. The 32-bit displacements are constructed by using the addis instruction to provide a first high-order 16-bit portion of a 32-bit displacement in conjunction with an instruction to supply a low-order 16-bit portion of a 32-bit displacement. In PIC code, the TOC pointer r2 points to the TOC base, enabling easy reference. For static nonrelocatable modules, the GOT address is fixed and can be directly used by code. All functions except leaf routines must load the value of the TOC base into the TOC register r2. #### 4.2.4 Function Addresses The following requirements concern function addresses. When referencing a function address, consider the following requirements: - Intraobject executable or shared object function address references may be resolved by the dynamic linker to the absolute virtual address of the symbol. - Function address references from within the executable file to a function defined in a shared object file are resolved by the link editor to the .text section address of the PLT call stub for that function within the executable file. - In a static module, when a function pointer reference is made to a function provided by a dynamically loaded shared module, the function may be resolved to the address of a PLT stub. If this resolution is made, all function pointer references must be made through the same PLT stub in the static module to ensure correct intraobject comparisons for function addresses. - A function address of a nested function may also be resolved to the address of a trampoline used to call it. When comparing function addresses, consider the following requirements: - The address of a function shall compare to the same value in executables and shared objects. - For intraobject comparisons of function addresses within the executable or shared object, the link editor may directly compare the absolute virtual addresses. - For a function address comparison where an executable references a function defined in a shared object, the link editor will place the address of a .text section PLT call stub for that function in the corresponding dynamic symbol table entry's st\_value field (see *Section 3.4.1 Symbol Values* on page 95). - When the dynamic linker loads shared objects associated with an executable and resolves any GOT entry relocations into absolute addresses, it will search the dynamic symbol table of the executable for each symbol that needs to be resolved. - If it finds the symbol and the st\_value of the symbol table entry is nonzero, it shall use the address indicated in the st\_value entry as the symbol's address. If the dynamic linker does not find the symbol in the executable's dynamic symbol table or the entry's st\_value member is zero, the dynamic linker may consider the symbol as undefined in the executable file. # 4.2.5 Procedure Linkage Table When the link editor builds an executable file or shared object file, it does not know the absolute address of undefined function calls. Therefore, it cannot generate code to directly transfer execution to another shared object or executable. For each execution transfer to an undefined function call in the file image, the link editor places a relocation against an entry in the Procedure Linkage Table (PLT) of the executable or shared object that corresponds to that function call. Additionally, for all nonstatic functions with standard (nonhidden) visibility in a shared object, the link editor invokes the function through the PLT, even if the shared object defines the function. The same is not true for executables. The link editor knows the number of functions invoked through the PLT, and it reserves space for an appropriately sized .plt section. The .plt section is located in the section following the .got. It consists of an array of addresses and is initialized by the module loader. There will also be an array of R\_PPC\_JMP\_SLOT relocations in .rela.plt, with a one-to-one correspondence between elements of each array. Each R\_PPC\_JMP\_SLOT reloc will have r\_offset pointing at the .plt word it relocates. A unique PLT is constructed by the static linker for each static module (that is, the main executable) and each dynamic shared object. The PLT is located in the data segment of the process image at object load time by the dynamic linker using the information about the .plt section stored in the file image. The individual PLT entries are populated by the dynamic linker using one of the following binding methods. Execution can then be redirected to a dependent shared object or executable. ### 4.2.5.1 Lazy Binding The lazy binding method is the default. It delays the resolution of a PLT entry to an absolute address until the function call is made the first time. The benefit of this method is that the application does not pay the resolution cost until the first time it needs to call the function, if at all. To implement lazy binding, the dynamic loader points each PLT entry to a lazy resolution stub at load time. After the function call is made the first time, this lazy resolution stub gets control, resolves the symbol, and updates the PLT entry to hold the final value to be used for future calls. # 4.2.5.2 Immediate Binding The immediate binding method resolves the absolute addresses of all PLT entries in the executable and dependent shared objects at load time, before passing execution control to the application. The environment variable LD\_BIND\_NOW may be set to a nonnull value to signal the dynamic linker that immediate binding is requested at load time, before control is given to the application. For some performance-sensitive situations, it may be better to pay the resolution cost to populate the PLT entries up front rather than during execution. # 4.2.5.3 Procedure Linkage Table For every call site that needs to use the PLT, the link editor constructs a call stub in the .text section and resolves the call site to use that call stub. The call stub transfers control to the address indicated in the PLT entry. These call stubs need not be adjacent to one another or unique. They can be scattered throughout the text segment so that they can be reached with a branch and link instruction. Depending on relocation information at the call site, the stub provides one of the following properties: - 1. The caller has set up r2 to hold the TOC pointer and expects the PLT call stub to save that value to the TOC save stack slot. This is the default. - 2. The caller has set up r2 to hold the TOC pointer and has already saved that value to the TOC save stack slot itself. This is indicated by the presence of a R\_PPC64\_TOCSAVE relocation on the nop following the call. ``` tocsaveloc: nop ... bl target .reloc ., R_PPC64_TOCSAVE, tocsaveloc nop ``` 3. The caller has not set up r2 to hold the TOC pointer. This is indicated by use of a R\_PPC64\_REL24\_NOTOC relocation (instead of R\_PPC64\_REL24) on the call instruction. In any scenario, the PLT call stub must transfer control to the function whose address is provided in the associated PLT entry. This address is treated as a global entry point for ABI purposes. This means that the PLT call stub loads the address into r12 before transferring control. Although the details of the call stub implementation are left to the link editor, some examples are provided. In those examples, func@plt is used to denote the address of the PLT entry for func; func@plt@toc denotes the offset of that address relative to the TOC pointer; and the @ha and @I variants denote the high-adjusted and low parts of these values as usual. Because the link editor synthesizes the PLT call stubs directly, it can determine all these values as immediate constants. The assembler is not required to support those notations. A possible implementation for case 1 looks as follows (if func@plt@toc is less than 32 KB, the call stub may be simplified to omit the addis): ``` std r2,24(r1) addis r12,r2,func@plt@toc@ha ld r12,func@plt@toc@l(r12) mtctr r12 bctr ``` For case 2, the same implementation as for case 1 may be used, except that the first instruction "std r2,24(r1)" is omitted: ``` addis r12,r2,func@plt@toc@ha ld r12,func@plt@toc@l(r12) mtctr r12 bctr ``` A possible implementation for case 3 looks as follows: ``` mflr r0 bcl 20,31,1f 1: mflr r2 mtlr r0 addis r2,r2,(.TOC.-1b)@ha addi r2,r2,(.TOC.-1b)@l addis r12,r2,func@plt@toc@ha ld r12,func@plt@toc@l(r12) mtctr r12 bctr ``` When generating non-<u>PIC</u> code for the small or medium code model, a simpler variant may alternatively be used for cases 2 or 3: ``` lis r12,func@plt@ha ld r12,func@plt@l(r12) mtctr r12 bctr ``` To support lazy binding, the link editor also provides a set of symbol resolver stubs, one for each PLT entry. Each resolver stub consists of a single instruction, which is usually a branch to a common resolver entry point or a nop. The resolver stubs are placed in the .glink section, which is merged into the .text section of the final executable or dynamic object. The address of the resolver stubs is communicated to the dynamic loader through the DT\_PPC64\_GLINK dynamic section entry. The address of the symbol resolver stub associated with PLT entry N is determined by adding 4xN + 32 to the d\_ptr field of the DT\_PPC64\_GLINK entry. When using lazy binding, the dynamic linker initializes each PLT entry at load time to that address. The resolver stubs provided by the link editor must call into the main resolver routine provided by the dynamic linker. This resolver routine must be called with r0 set to the index of the PLT entry to be resolved, r11 set to the identifier of the current dynamic object, and r12 set to the resolver entry point address (as usual when calling a global entry point). The resolver entry point address and the dynamic object identifier are installed at load time by the dynamic linker into the two doublewords immediately preceding the array of PLT entries, allowing the resolver stubs to retrieve these values from there. These two doublewords are considered part of the .plt section; the DT PLTGOT dynamic section entry points to the first of those words. Beyond the above requirements, the implementation of the .glink resolver stubs is up to the link editor. The following shows an example implementation: ``` # ABI note: At entry to the resolver stub: # - r12 holds the address of the res_N stub for the target routine # - all argument registers hold arguments for the target routine PLTresolve: # Determine addressability. This sequence works for both PIC # and non-PIC code and does not rely on presence of the TOC pointer. mflr r0 bcl 20,31,1f 1: mflr r11 mtlr r0 # Compute .plt section index from entry point address in r12 # .plt section index is placed into r0 as argument to the resolver ``` # OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI Advance ``` r0, r12, r11 sub subi r0, r0, res 0-1b r0,r0,2 srdi # Load address of the first byte of the PLT r12, PLToffset-1b(r11) 1d add r11,r12,r11 # Load resolver address and DSO identifier from the # first two doublewords of the PLT 1d r12,0(r11) r11,8(r11) # Branch to resolver mtctr r12 bctr # ABI note: At entry to the resolver: # - r12 holds the resolver address # - r11 holds the DSO identifier # - rO holds the PLT index of the target routine # - all argument registers hold arguments for the target routine # Constant pool holding offset to the PLT # Note that there is no actual symbol PLT; the link editor # synthesizes this value when creating the .glink section PLToffset: .quad PLT-. # A table of branches, one for each PLT entry # The idea is that the PLT call stub loads r12 with these \# addresses, so (r12 - res_0) gives the PLT index \times 4. res 0:b PLTresolve res 1:b PLTresolve ``` After resolution, the value of a PLT entry in the PLT is the address of the function's global entry point, unless the resolver can determine that a module-local call occurs with a shared TOC value wherein the TOC is shared between the caller and the callee. # 5. Libraries # 5.1 Library Requirements This ABI does not specify any additional interfaces for general-purpose libraries. However, certain processor-specific support routines are defined to ensure portability between ABI-conforming implementations. Such processor-specific support definitions concern vector and floating-point alignment, register save and restore routines, variable argument list layout, and a limited set of data definitions. ### 5.1.1 C Library Conformance with Generic ABI # 5.1.1.1 Malloc Routine Return Pointer Alignment The malloc() routine must always return a pointer with the alignment of the largest alignment needed for loads and stores of the built-in data types. This is currently 16 bytes. # 5.1.1.2 Library Handling of Limited-Access Bits in Registers Requirements for the handling of limited-access bits in certain registers by standard library functions are defined in *Section 2.2.1.2 Limited-Access Bits* on page 46. # 5.1.2 Save and Restore Routines All of the save and restore routines described in *Section 2.3.3 Register Save and Restore Functions* on page 71 are required. These routines use unusual calling conventions due to their special purpose. Parameters to these functions are described in *Section 2.3.3.1 GPR Save and Restore Functions* on page 72, *Section 2.3.3.2 FPR Save and Restore Functions* on page 74, and *Section 2.3.3.3 Vector Save and Restore Functions* on page 75. The symbols for these functions shall be hidden and locally resolved within each module. The symbols so created shall not be exported. These functions can either be provided in a utility library that is linked by the linker to each module, or the functions can be synthesized by the linker as necessary to resolve symbols. # 5.1.3 Types Defined in Standard Header The type va list shall be defined as follows: typedef void \* va list; The following integer types are defined in headers required to be provided by freestanding implementations, or have their limits defined in such headers, and shall have the following definitions. - typedef long long ptrdiff\_t; - typedef unsigned int size t; - typedef long wchar\_t; - typedef int sig atomic t; - typedef unsigned int wint t; Version 1.1 16 July 2015 Libraries Page 141 of 232 # OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI **Advance** - · typedef signed char int8\_t; - typedef short int16\_t; - typedef int int32\_t; - typedef long long int64\_t; - typedef unsigned char uint8\_t; - typedef unsigned short uint16\_t; - typedef unsigned int uint32\_t; - typedef unsigned long long uint64\_t; - typedef signed char int\_least8\_t; - typedef short int\_least16\_t; - typedef int int\_least32\_t; - typedef long long int\_least64\_t; - · typedef unsigned char uint\_least8\_t; - typedef unsigned short uint\_least16\_t; - typedef unsigned int uint least32 t; - typedef unsigned long long uint\_least64\_t; - typedef signed char int\_fast8\_t; - typedef int int\_fast16\_t; - typedef int int\_fast32\_t; - typedef long long int\_fast64\_t; - typedef unsigned char uint\_fast8\_t; - typedef unsigned int uint\_fast16\_t; - typedef unsigned int uint\_fast32\_t; - typedef unsigned long long uint\_fast64\_t; - typedef long long intptr\_t; - typedef unsigned long long uintptr\_t; - typedef long long intmax\_t; - typedef unsigned long long uintmax\_t; # 5.1.4 Predefined Macros A C preprocessor that conforms to this ABI shall predefine the macro \_CALL\_ELF to have a value of 2. The macros listed in *Table 5-1* are based on environment characteristics. They shall be predefined to a value of 1 by conforming C preprocessors when the corresponding condition applies. Table 5-1. Predefined Target Architecture Macros | Macro | Condition | |------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | PPC<br>powerpc | The target is a Power Architecture processor. | | PPC64<br>powerpc64<br>64BIT <sup>a</sup> | The target is a Power Architecture processor running in 64-bit mode. | | BIG_ENDIAN | The target processor is big endian. | | LITTLE_ENDIAN | The target processor is little endian. | | ARCH_PWRn | Indicates that the target processor supports the Power ISA level for POWERn or higher. For example, ARCH_PWR8 supports the Power ISA for a POWER8 processor. | a. Phased in. Libraries Version 1.1 Page 142 of 232 16 July 2015 The macros in listed *Table 5-2* are based on the order of the data elements. They shall be predefined to one of the allowable values by conforming C preprocessors when the corresponding condition applies. Table 5-2. Predefined Target Data Order Macros | Macro | Value | Condition | |-----------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------| | BYTE_ORDER | ORDER_BIG_ENDIAN | The target processor is big endian. | | | ORDER_LITTLE_ENDIAN | The target processor is little endian. | | FLOAT_WORD_ORDER | ORDER_BIG_ENDIAN | The target processor is big endian. | | | ORDER_LITTLE_ENDIAN | The target processor is little endian. | | VEC_ELEMENT_REG_ORDER<br>For more information, see <i>Section 6.3</i> | ORDER_BIG_ENDIAN | The target processor is big endian, or big-endian vector element order has been requested. | | Vector Layout and Element Numbering on page 147. | ORDER_LITTLE_ENDIAN | The target processor is little endian, and big-endian vector element order has not been requested. | # 5.2 POWER ISA-Specific API and ABI Extensions The Data Stream Control Register (DSCR) affects how the processor handles data streams that are detected by the hardware and defined by the software. For more information, see "Data Stream Control Overview, ABI, and API" at the following link: https://github.com/paflib/paflib/wiki/Data-Stream-Control-Overview,-ABI,-and-API The event-based branching facility generates exceptions when certain criteria are met. For more information, see the "Event Based Branching Overview, ABI, and API" section at the following link: https://github.com/paflib/paflib/wiki/Event-Based-Branching----Overview,-ABI,-and-API Version 1.1 Libraries 16 July 2015 Page 143 of 232 Specification OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI **Advance** # 6. Vector Programming Interfaces To ensure portability of applications optimized to exploit the <u>SIMD</u> functions of Power <u>ISA</u> processors, the <u>ELF</u> V2 <u>ABI</u> defines a set of functions and data types for SIMD programming. ELF V2-compliant compilers will provide suitable support for these functions, preferably as built-in functions that translate to one or more Power ISA instructions. Compilers are encouraged, but not required, to provide built-in functions to access individual instructions in the IBM POWER® instruction set architecture. In most cases, each such built-in function should provide direct access to the underlying instruction. However, to ease porting between little-endian (LE) and big-endian (BE) POWER systems, and between POWER and other platforms, it is preferable that some built-in functions provide the same semantics on both LE and BE POWER systems, even if this means that the built-in functions are implemented with different instruction sequences for LE and BE. To achieve this, vector built-in functions provide a set of functions derived from the set of hardware functions provided by the Power vector SIMD instructions. Unlike traditional "hardware intrinsic" built-in functions, no fixed mapping exists between these built-in functions and the generated hardware instruction sequence. Rather, the compiler is free to generate optimized instruction sequences that implement the semantics of the program specified by the programmer using these built-in functions. This is primarily applicable to the vector facility of the POWER ISA, also known as Power SIMD, consisting of the <u>VMX</u> (or Altivec) and <u>VSX</u> instructions. This set of instructions operates on groups of 2, 4, 8, or 16 vector elements at a time in 128-bit registers. On a big-endian POWER platform, vector elements are loaded from memory into a register so that the 0th element occupies the high-order bits of the register, and the (N-1)th element occupies the low-order bits of the register. This is referred to as big-endian element occupies the low-order bits of the register, and the (N-1)th element occupies the high-order bits. This is referred to as little-endian element order. #### 6.1 Vector Data Types Languages provide support for the data types in *Table 2-12* on page 23 to represent vector data types stored in vector registers. For the C and C++ programming languages (and related/derived languages), these data types may be accessed based on the type names listed in *Table 2-12* when Power ISA SIMD language extensions are enabled using either the vector or \_\_vector keywords. For the Fortran language, *Table 6-10* on page 153 gives a correspondence of Fortran and C/C++ language types. The assignment operator always performs a byte-by-byte data copy for vector data types. Like other C/C++ language types, vector types may be defined to have const or volatile properties. Vector data types can be defined as being in static, auto, and register storage. Pointers to vector types are defined like pointers of other C/C++ types. Pointers to objects may be defined to have const and volatile properties. While the preferred alignment for vector data types is a multiple of 16 bytes, pointers may point to vector objects at an arbitrary alignment. The preferred way to access vectors at an application-defined address is by using vector pointers and the C/C++ dereference operator \*. Similar to other C /C++ data types, the array reference operator [] may be used to access vector objects with a vector pointer with the usual definition to access the n-th vector element from a vector pointer. The use of vector built-in functions such as vec\_xl and vec\_xst is discouraged except for languages where no dereference operators are available. ``` vector char vca; vector char vcb; vector int via; int a[4]; void *vp; via = *(vector int *) &a[0]; vca = (vector char) via; vcb = vca; vca = *(vector char *)vp; *(vector char *)&a[0] = vca; ``` Compilers are expected to recognize and optimize multiple operations that can be optimized into a single hardware instruction. For example, a load and splat hardware instruction might be generated for the following sequence: ``` double *double_ptr; register vector double vd = vec splats(*double ptr); ``` ### **6.2 Vector Operators** In addition to the dereference and assignment operators, the Power SIMD Vector Programming API provides the usual operators that are valid on pointers; these operators are also valid for pointers to vector types. The traditional C/C++ operators are defined on vector types with "do all" semantics for unary and binary +, unary and binary -, binary \*, binary %, and binary / as well as the unary and binary logical and comparison operators. For unary operators, the specified operation is performed on the corresponding base element of the single operand to derive the result value for each vector element of the vector result. The result type of unary operations is the type of the single input operand. For binary operators, the specified operation is performed on the corresponding base elements of both operands to derive the result value for each vector element of the vector result. Both operands of the binary operators must have the same vector type with the same base element type. The result of binary operators is the same type as the type of the input operands. Further, the array reference operator may be applied to vector data types, yielding an I-value corresponding to the specified element in accordance with the vector element numbering rules (see *Section 6.3* on page 147). An I-value may either be assigned a new value or accessed for reading its value. ### 6.3 Vector Layout and Element Numbering Vector data types consist of a homogeneous sequence of elements of the base data type specified in the vector data type. Individual elements of a vector can be addressed by a vector element number. Element numbers can be established either by counting from the "left" of a register and assigning the left-most element the element number 0, or from the "right" of the register and assigning the right-most element the element number 0. In big-endian environments, establishing element counts from the left makes the element stored at the lowest memory address the lowest numbered element. Thus, when vectors and arrays of a given base data type are overlaid, vector element 0 corresponds to array element 0, vector element 1 corresponds to array element 1, and so forth. In little-endian environments, establishing element counts from the right makes the element stored at the lowest memory address the lowest-numbered element. Thus, when vectors and arrays of a given base data type are overlaid, vector element 0 will correspond to array element 0, vector element 1 will correspond to array element 1, and so forth. Consequently, the vector numbering schemes can be described as big-endian and little-endian vector layouts and vector element numberings. (The term "endian" comes from the endian debates presented in *Gulliver's Travels* by Jonathan Swift.) For internal consistency, in the ELF V2 ABI, the default vector layout and vector element ordering in bigendian environments shall be big endian, and the default vector layout and vector element ordering in little-endian environments shall be little endian. This element numbering shall also be used by the [] accessor method to vector elements provided as an extension of the C/C++ languages by some compilers, as well as for other language extensions or library constructs that directly or indirectly refer to elements by their element number. | Αp | plication prog | grams may | query the vector | element o | rdering in us | e (that is, wh | ether -qaltiv | /ec=be or | | |-----|----------------|--------------|---------------------|-----------|---------------|----------------|---------------|-------------|--------| | -ma | altivec=be ha | as been sele | ected) by testing t | heVEC | _ELEMENT | _REG_ORD | ER macr | o. This mac | ro has | | two | o possible va | lues: | | | | | | | | | ORDER_LITTLE_ENDIAN | Vector elements use little-endian element ordering. | |---------------------|-----------------------------------------------------| | ORDER_BIG_ENDIAN | Vector elements use big-endian element ordering. | ### 6.4 Vector Built-in Functions The Power language environments provide a well-known set of built-in functions for the Power SIMD instructions (including both Altivec/VMX and VSX). A full description of these built-in functions is beyond the scope of this ABI document. Most built-in functions are polymorphic, operating on a variety of vector types (vectors of signed characters, vectors of unsigned halfwords, and so forth). Some of the Power SIMD (VMX/Altivec and/or VSX) hardware instructions refer, implicitly or explicitly, to vector element numbers. For example, the vspltb instruction has as one of its inputs an index into a vector. The element at that index position is to be replicated in every element of the output vector. For another example, the vmuleuh instruction operates on the even-numbered elements of its input vectors. The hard- ware instructions define these element numbers using big-endian element order, even when the machine is running in little-endian mode. Thus, a built-in function that maps directly to the underlying hardware instruction, regardless of the target endianness, has the potential to confuse programmers on little-endian platforms. It is more useful to define built-in functions that map to these instructions to use natural element order. That is, the explicit or implicit element numbers specified by such built-in functions should be interpreted using bigendian element order on a big-endian platform, and using little-endian element order on a little-endian platform This ABI defines the following built-in functions to use natural element order. The Implementation Notes column suggests possible ways to implement little-endian (LE) versions of the built-in functions, although designers of a compiler are free to use other methods to implement the specified semantics as they see fit. Table 6-1. Endian-Sensitive Operations | Built-In Function | Corresponding POWER Instructions | Implementation Notes | |-------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | vec_extract | None | vec_extract (v, 3) is equivalent to v[3]. | | vec_insert | None | vec_insert (x, v, 3) returns the vector v with the <i>third</i> element modified to contain x. | | vec_mergee | vmrgew | Swap inputs and use vmrgow for LE. Phased in.a | | vec_mergeh | vmrghb, vmrghh, vmrghw | Swap inputs and use vmrglb, and so on, for LE. | | vec_mergel | vmrglb, vmrglh, vmrglw | Swap inputs and use vmrghb, and so on, for LE. | | vec_mergeo | vmrgow | Swap inputs and use vmrgew for LE. Phased in.a | | vec_mule | vmuleub, vmulesb, vmuleuh, vmulesh | Replace with vmuloub, and so on, for LE. | | vec_mulo | vmuloub, vmulosb, vmulouh, vmulosh | Replace with vmuleub, and so on, for LE. | | vec_pack | vpkuhum, vpkuwum | Swap input arguments for LE. | | vec_packpx | vpkpx | Swap input arguments for LE. | | vec_packs | vpkuhus, vpkshss, vpkuwus, vpkswss | Swap input arguments for LE. | | vec_packsu | vpkuhus, vpkshus, vpkuwus, vpkswus | Swap input arguments for LE. | | vec_perm | vperm | For LE, swap input arguments and complement the selection vector. | | vec_splat | vspltb, vsplth, vspltw | Subtract the element number from N-1 for LE. | | vec_sum2s | vsum2sws | For LE, swap elements 0 and 1, and elements 2 and 3, of the second input argument; then swap elements 0 and 1, and elements 2 and 3, of the result vector. | | vec_sums | vsumsws | For LE, use element 3 in little-endian order from the second input vector and place the result in element 3 in little-endian order of the result vector | | vec_unpackh | vupkhsb, vupkhpx, vupkhsh | Use vupklsb, and so on, for LE. | | vec_unpackl | vupklsb, vupklpx, vupklsh | Use vupkhsb, and so on, for LE. | a. This optional function is being phased in, and it may not be available on all implementations. **Reminder**: The assignment operator = is the preferred way to assign values from one vector data type to another vector data type in accordance with the C and C++ programming languages. ### Extended Data Movement Functions The built-in functions in *Table 6-2* map to Altivec/VMX load and store instructions and provide access to the "auto-aligning" memory instructions of the Altivec ISA where low-order address bits are discarded before performing a memory access. These instructions access load and store data in accordance with the program's current endian mode, and do not need to be adapted by the compiler to reflect little-endian operating during code generation: Table 6-2. Altivec Memory Access Built-In Functions | Built-in Function | Corresponding POWER Instructions | Implementation Notes | |-------------------|----------------------------------|----------------------------------------------| | vec_ld | lvx | Hardware works as a function of endian mode. | | vec_lde | lvebx, lvehx, lvewx | Hardware works as a function of endian mode. | | vec_ldl | lvxl | Hardware works as a function of endian mode. | | vec_st | stvx | Hardware works as a function of endian mode. | | vec_ste | stvebx, stvehx, stvewx | Hardware works as a function of endian mode. | | vec_stl | stvxl | Hardware works as a function of endian mode. | Previous versions of the Altivec built-in functions defined intrinsics to access the Altivec instructions IvsI and Ivsr, which could be used in conjunction with vec\_vperm and Altivec load and store instructions for unaligned access. The vec\_IvsI and vec\_Ivsr interfaces are deprecated in accordance with the interfaces specified here. For compatibility, the built-in pseudo sequences published in previous VMX documents continue to work with little-endian data layout and the little-endian vector layout described in this document. However, the use of these sequences in new code is discouraged and usually results in worse performance. It is recommended (but not required) that compilers issue a warning when these functions are used in little-endian environments. It is recommended that programmers use the assignment operator = or the vector vec\_xI and vec\_xst vector built-in functions to access unaligned data streams. The set of extended mnemonics in *Table 6-3* may be provided by some compilers and are not required by the Power SIMD programming interfaces. In particular, the assignment operator = will have the same effect of copying values between vector data types and provides a preferable method to assign values while giving the compiler more freedom to optimize data allocation. The only use for these functions is to support some coding patterns enabling big-endian vector layout code sequences in both big-endian and little-endian environments. Memory access built-in functions that specify a vector element format (that is, the w4 and d2 forms) are deprecated. They will be phased out in future versions of this specification because vec\_xl and vec\_xst provide overloaded layout-specific memory access based on the specified vector data type. Table 6-3. Optional Built-In Memory Access Functions (Page 1 of 2) | Built-in Function | Corresponding POWER Instructions | Little-Endian Implementation Notes | |-----------------------|----------------------------------|------------------------------------| | vec_xl | lxvd2x | lxvd2x; xxpermdi | | vec_xlw4 <sup>1</sup> | lxvw4x | lxvd2x; xxpermdi | | vec_xld2 <sup>1</sup> | lxvd2x | lxvd2x; xxpermdi | Deprecated. The use of vector data type assignment and overloaded vec\_xl and vec\_xst vector built-in functions are preferred forms for assigning vector operations. Similarly, the use of \_\_builtin\_lxvd2x, \_\_builtin\_lxvw4x, \_\_builtin\_stxvd2x, \_\_builtin\_stxvw4x, available in some compilers, is discouraged. Table 6-3. Optional Built-In Memory Access Functions (Page 2 of 2) | Built-in Function | Corresponding POWER Instructions | Little-Endian Implementation Notes | |------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------| | vec_xst | stxvd2x | xxpermdi ; stxvd2x | | vec_xstw4 <sup>1</sup> | stxvw4x | xxpermdi ; stxvd2x | | vec_xstd2 <sup>1</sup> | stxvd2x | xxpermdi ; stxvd2x | | 1. Deprecated. The use of vector data type assignment and overloaded year via and year set vector built-in functions are preferred | | | Deprecated. The use of vector data type assignment and overloaded vec\_xl and vec\_xst vector built-in functions are preferred forms for assigning vector operations. Similarly, the use of \_\_builtin\_lxvd2x, \_\_builtin\_lxvw4x, \_\_builtin\_stxvd2x, \_\_builtin\_stxvw4x, available in some compilers, is discouraged. The two optional built-in vector functions in *Table 6-4* can be used to load and store vectors with a big-endian element ordering (that is, bytes from low to high memory will be loaded from left to right into a vector char variable), independent of the -qaltivec=be or -maltivec=be setting. For more information, see *Section 6.4.1 Big-Endian Vector Layout in Little-Endian Environments* on page 150. Table 6-4. Optional Fixed Data Layout Built-In Vector Functions | Built-in Function | Corresponding POWER Instructions | Little-Endian Implementation Notes | |-------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | vec_xl_be | lxvd2x | Use lxvd2x for vector long long; vector long, vector double. Use lxvd2x followed by reversal of elements within each doubleword for all other data types. | | vec_xst_be | stxvd2x | Use stxvd2x for vector long long; vector long, vector double. Use stxvd2x following a reversal of elements within each doubleword for all other data types. | In addition to the hardware-specific vector built-in functions, implementations are expected to provide the interfaces listed in *Table 6-5*. Table 6-5. Built-In Interfaces for Inserting and Extracting Elements from a Vector | Built-In Function | Implementation Notes | |-------------------|------------------------------------------------------------------------------------------------| | vec_extract | vec_extract (v, 3) is equivalent to v[3]. | | vec_insert | vec_insert (x, v, 3) returns the vector v with the <i>third</i> element modified to contain x. | Environments may provide the optional built-in vector functions listed in *Table 6-6* to adjust for endian behavior by reversing the order of elements (reve) and bytes within elements (revb). Table 6-6. Optional Built-In Functions | Name | Description | | |----------|----------------------------------------------|--| | vec_revb | Reverses the order of bytes within elements. | | | vec_reve | Reverses the order of elements. | | #### 6.4.1 Big-Endian Vector Layout in Little-Endian Environments Because the vector layout and element numbering cannot be represented in source code in an endianneutral manner, code originating from big-endian platforms may need to be compiled on little-endian platforms, or vice versa. To simplify such application porting, some compilers may provide an additional bridge mode to enable a simplified porting for some applications. Note that such support only works for homogeneous data being loaded into vector registers (that is, no unions or structs containing elements of different sizes) and when those vectors are loaded from and stored to memory with element-size-specific built-in vector memory functions of *Table 6-7* and *Table 6-8*. That is because, in this mode, data within each element must be adjusted for little-endian data representation while providing a big-endian layout and numbering of vector elements within a vector. **Note:** Because of the internal contradiction of big-endian vector layouts and little-endian data, such an environment will have intrinsic limitations for the type of functionality that may be offered. However, it may provide a useful bridge in the porting of code using vector built-ins between environments having different data layout models. Compiler designers may implement additional built-in functions or other mechanisms that use big-endian element ordering in little-endian mode. For example, the GCC and XL compilers define the options -maltivec=be and -qaltivec=be, respectively, to allow programmers to specify that the built-ins will generate big-endian hardware instructions directly for the corresponding big-endian sequences in little-endian mode. To ensure consistent element operation in this mode, the lvx instructions and related instructions are changed to maintain a big-endian data layout in registers by adding appropriate permute sequences as shown in *Table 6-7*. The selected vector element order is reflected in the \_\_VEC\_ELEMENT\_REG\_ORDER\_\_ macro. See Section 5.1.3 Types Defined in Standard Header on page 141. Table 6-7. Altivec Built-In Vector Memory Access Functions (BE Layout in LE Mode) | Built-In Function | Corresponding POWER Instructions | BE Vector Layout in Little-Endian Mode Implementation Notes | |-------------------|----------------------------------|------------------------------------------------------------------------------| | vec_ld | lvx | Reverse elements with a vperm after load for LE based on vector base type. | | vec_lde | lvebx, lvehx, lvewx | Reverse elements with a vperm after load for LE based on vector base type. | | vec_ldl | lvxl | Reverse elements with a vperm after load for LE based on vector base type. | | vec_st | stvx | Reverse elements with a vperm before store for LE based on vector base type. | | vec_ste | stvebx, stvehx, stvewx | Reverse elements with a vperm before store for LE based on vector base type. | | vec_stl | stvxl | Reverse elements with a vperm before store for LE based on vector base type. | Access to memory instructions handling potentially unaligned accesses may be accomplished by using instructions (or instruction sequences) that perform little-endian load of the underlying vector data type while maintaining big-endian element ordering. See *Table 6-8* on page 151. Table 6-8. Optional Built-In Memory Access Functions (BE Layout in LE Mode) (Page 1 of 2) | Built-In Function | Corresponding POWER Instructions | BE Vector Layout in Little-Endian Mode Implementation Notes | |-----------------------|----------------------------------|------------------------------------------------------------------------------------------------| | vec_xl | lxvd2x | Use lxvd2x for vector long long; vector long, vector double. | | vec_xlw <sup>1</sup> | lxvw4x | Use lxvw4x for vector int; vector float. | | vec_xld2 <sup>1</sup> | lxvd2x | Use lxvd2x, followed by reversal of elements within each doubleword, for all other data types. | Deprecated. The use of vector data type assignment and overloaded vec\_xl and vec\_xst vector built-in functions are preferred forms for assigning vector operations. Similarly, the use of \_\_builtin\_lxvd2x, \_\_builtin\_lxvw4x, \_\_builtin\_stxvd2x, \_\_builtin\_stxvw4x, available in some compilers, is discouraged. Table 6-8. Optional Built-In Memory Access Functions (BE Layout in LE Mode) (Page 2 of 2) | Built-In Function | Corresponding POWER Instructions | BE Vector Layout in Little-Endian Mode Implementation Notes | |------------------------|----------------------------------|-------------------------------------------------------------------------------------------------| | vec_xst | stxvd2x | Use stxvd2x for vector long long; vector long, vector double. | | vec_xstw4 <sup>1</sup> | stxvw4x | Use stxvw4x for vector int; vector float. | | vec_xstd2 <sup>1</sup> | stxvd2x | Use stxvd2x, following a reversal of elements within each doubleword, for all other data types. | <sup>1.</sup> Deprecated. The use of vector data type assignment and overloaded vec\_xl and vec\_xst vector built-in functions are preferred forms for assigning vector operations. Similarly, the use of \_\_builtin\_lxvd2x, \_\_builtin\_lxvw4x, \_\_builtin\_stxvd2x, builtin\_stxvd2x, \_\_builtin\_stxvd2x, **Note:** The use of -maltivec=be or -qaltivec=be in little-endian mode disables the transformations described in *Table 6-1* on page 148. The operation of the assignment operator is never changed by a setting such as -qaltivec=be or -maltivec=be. ### 6.5 Language-Specific Vector Support for Other Languages #### 6.5.1 Fortran Table 6-10 shows the correspondence between the C/C++ types described in this document and their Fortran equivalents. In Fortran, the Boolean vector data types are represented by VECTOR(UNSIGNED(n)). Because the Fortran language does not support pointers, vector built-in functions that expect pointers to a base type take an array element reference to indicate the address of a memory location that is the subject of a memory access built-in function. Because the Fortran language does not support type casts, the vec\_convert built-in function shown in *Table 6-9* on page 152 is provided to perform bit-exact type conversions between vector types. Table 6-9. Built-In Vector Conversion Function | Group | Description | | | |----------------------|---------------------------------------------------------------------------------------------------------------------|--|--| | VEC_CONVERT(V, MOLD) | Purpose: | | | | | Converts a vector to a vector of a given type. | | | | | Class: | | | | | Pure function | | | | | Argument type and attributes: | | | | | V Must be an INTENT(IN) vector. | | | | | <ul> <li>MOLD Must be an INTENT(IN) vector. If it is a variable, it need not be defined.</li> </ul> | | | | | Result type and attributes: | | | | | The result is a vector of the same type as MOLD. | | | | | Result value: | | | | | The result is as if it were on the left-hand side of an intrinsic assignment with ${\sf V}$ on the right-hand side. | | | Table 6-10 gives a correspondence of Fortran and C/C++ language types. ### Table 6-10. Fortran Vector Data Types | XL Fortran Vector Type | XL C/C++ Vector Type | |------------------------|-------------------------------------------------| | VECTOR(INTEGER(1)) | vector signed char | | VECTOR(INTEGER(2)) | vector signed short | | VECTOR(INTEGER(4)) | vector signed int | | VECTOR(INTEGER(8)) | vector signed long long, vector signed long | | VECTOR(INTEGER(16)) | vector signedint128 | | VECTOR(UNSIGNED(1)) | vector unsigned char | | VECTOR(UNSIGNED(2)) | vector unsigned short | | VECTOR(UNSIGNED(4)) | vector unsigned int | | VECTOR(UNSIGNED(8)) | vector unsigned long long, vector unsigned long | | VECTOR(UNSIGNED(16)) | vector unsignedint128 | | VECTOR(REAL(4)) | vector float | | VECTOR(REAL(8)) | vector double | | VECTOR(PIXEL) | vector pixel | ### **6.6 Library Interfaces** ### 6.6.1 printf and scanf of Vector Data Types Support for vector variable input and output *may* be provided as an extension to the following <u>POSIX</u> library functions for the new vector conversion format strings: - scanf - fscanf - sscanf - wsscanf - printf - fprintf - sprintf - snprintf - wsprintf - vprintfvfprintf - vsprintf - vwsprintf (One sample implementation for such an extended specification is libvecprintf.) The size formatters are as follows: vl or lv consumes one argument and modifies an existing integer conversion, resulting in vector signed int, vector unsigned int, or vector bool for output conversions or vector signed int \* or vector unsigned int \* for input conversions. The data is then treated as a series of four 4-byte components, with the subsequent conversion format applied to each. - vh or hv consumes one argument and modifies an existing short integer conversion, resulting in vector signed short or vector unsigned short for output conversions or vector signed short \* or vector unsigned short \* for input conversions. The data is treated as a series of eight 2-byte components, with the subsequent conversion format applied to each. - v consumes one argument and modifies a 1-byte integer, 1-byte character, or 4-byte floating-point conversion. If the conversion is a floating-point conversion, the result is vector float for output conversion or vector float \* for input conversion. The data is treated as a series of four 4-byte floating-point components with the subsequent conversion format applied to each. If the conversion is an integer or character conversion, the result is either vector signed char, vector unsigned char, or vector bool char for output conversion, or vector signed char \* or vector unsigned char \* for input conversions. The data is treated as a series of sixteen 1-byte components, with the subsequent conversion format applied to each. - vv consumes one argument and modifies an 8-byte floating-point conversion. If the conversion is a floating-point conversion, the result is vector double for output conversion or vector double \* for input conversion. The data is treated as a series of two 8-byte floating-point components with the subsequent conversion format applied to each. Integer and byte conversions are not defined for the vv modifier. **Note:** As new vector types are defined, new format codes should be defined to support scanf and printf of those types. Any conversion format that can be applied to the singular form of a vector-data type can be used with a vector form. The %d, %x, %X, %u, %i, and %o integer conversions can be applied with the %lv, %vl, %hv, %vh, and %v vector-length qualifiers. The %c character conversion can be applied with the %v vector length qualifier. The %a, %A, %e, %E, %f, %F, %g, and %G float conversions can be applied with the %v vector length qualifier. For input conversions, an optional separator character can be specified excluding white space preceding the separator. If no separator is specified, the default separator is a space including white space characters preceding the separator, unless the conversion is c. Then, the default conversion is null. For output conversions, an optional separator character can be specified immediately preceding the vector size conversion. If no separator is specified, the default separator is a space unless the conversion is c. Then, the default separator is null. # Appendix A. Predefined Functions for Vector Programming So that programmers can access the vector facilities provided by the Power <u>ISA</u>, <u>ABI</u>-compliant environments should provide the vector functions and predicates described in *Appendix A.1 Vector Built-In Functions* on page 155 and *Appendix A.2 Built-In Vector Predicate Functions* on page 195. Although functions are specified in this document in C/C++ language syntax, other environments should follow the proposed vector built-in naming and function set, based on the vector types provided by the respective language. If signed or unsigned is omitted, the signedness of the vector type is the default signedness of the base type. The default varies depending on the operating system, so a portable program should always specify the signedness. Vector built-in functions that take a pointer as an argument can also take pointers with const or volatile modifiers as argument. Arguments that are documented as const int require literal integral values within the vector built-in invocation. Specifying a literal value outside the supported range leads to implementation-defined behavior. It is recommended that compilers generate a warning or error for out-of-range literals. ### A.1 Vector Built-In Functions Table A-2 summarizes the built-in vector functions for the Power <u>SIMD</u> vector programming <u>API</u>. In addition to these core functions, *Appendix A.5 Compatibility Functions* on page 205 and *Appendix A.6 Deprecated Functions* on page 214 describe functions that correspond to deprecated interfaces of previous versions of the Power SIMD API and the Altivec APIs. Functions are listed alphabetically; supported prototypes are provided for each function. Prototypes are grouped by integer and floating-point types. Within each group, types are sorted alphabetically, first by type name and then by modifier. Prototypes are first sorted by the built-in result type, which is the output argument. Then, prototypes are sorted by the input arguments; ARG1, ARG2, and ARG3; in order. *Table A-1* shows the format of the prototypes and provides an example. Table A-1. Format of Prototypes | Output Ar | aumont | Function | | | Input Ar | guments | | | |-----------------|--------------|------------|----------|--------|-------------|---------|----------|--------| | Output Ai | guilletit Fu | | ARG1 | | ARG2 | | ARG3 | | | Modifier | Type | | Modifier | Type | Modifier | Туре | Modifier | Туре | | Sort 3 | Sort 2 | Sort 1 | Sort 5 | Sort 4 | Sort 7 | Sort 6 | Sort 9 | Sort 8 | | vector unsigned | char | vec_insert | unsigned | char | vector bool | char | signed | int | Table A-2. Vector Built-In Functions (with Prototypes) (Page 1 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_ABS(ARG1) | Purpose: Returns a vector containing the absolute values of the contents of the given vector. Result value: The value of each element of the result is the absolute value of the corresponding element of ARG1. | | | For integer vectors, the arithmetic is modular. | | | vector signed char vec_abs (vector signed char); | | | vector signed int vec_abs (vector signed int); | | | vector signed long long vec_abs (vector signed long long); | | | vector signed short vec_abs (vector signed short); | | | vector double vec_abs (vector double); | | | vector float vec_abs (vector float); | | VEC_ABSS(ARG1) | Purpose: Returns a vector containing the saturated absolute values of the contents of the given vector. Result value: The value of each element of the result is the saturated absolute value of the corresponding element of ARG1. | | | vector signed char vec_abss (vector signed char); | | | vector signed int vec_abss (vector signed int); | | | vector signed short vec_abss (vector signed short); | | VEC_ADD(ARG1, ARG2) | Purpose: Returns a vector containing the sums of each set of corresponding elements of the given vectors. Result value: The value of each element of the result is the sum of the corresponding elements of ARG1 and ARG2. For signed and unsigned integers, modular arithmetic is used. | | | vector signed char vec_add (vector signed char, vector signed char); | | | vector unsigned char vec_add (vector unsigned char, vector unsigned char); | | | vector signed int vec_add (vector signed int, vector signed int); | | | vector unsigned int vec_add (vector unsigned int, vector unsigned int); | | | vector signedint128 vec_add (vector signedint128, vector signedint128); | | | vector unsignedint128 vec_add (vector unsignedint128, vector unsignedint128); | | | vector signed long long vec_add (vector signed long long, vector signed long long); | | | vector unsigned long long vec_add (vector unsigned long long, vector unsigned long long); | | | vector signed short vec_add (vector signed short, vector signed short); | | | vector unsigned short vec_add (vector unsigned short, vector unsigned short); | | | vector double vec_add (vector double, vector double); | | | vector float vec_add (vector float, vector float); | | VEC_ADDC(ARG1, ARG2) | Purpose: Returns a vector containing the carry produced by adding each set of corresponding elements of the given vectors. Result value: The value of each element of the result is the carry produced by adding the corresponding elements of ARG1 and ARG2 (1 if there is a carry, 0 otherwise). | ## Table A-2. Vector Built-In Functions (with Prototypes) (Page 2 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed int vec_addc (vector signed int, vector signed int); | | | vector unsigned int vec_addc (vector unsigned int, vector unsigned int); | | | vector signedint128 vec_addc (vector signedint128, vector signedint128); | | | vector unsignedint128 vec_addc (vector unsignedint128, vector unsignedint128); | | VEC_ADDE(ARG1, ARG2,<br>ARG3) | Purpose: Returns a vector containing the result of adding each set of the corresponding elements of ARG1 and ARG2 with a carry (that has a value of either 0 or 1) specified as the ARG3 vector. Result value: | | | The value of each element of the result is produced by adding the corresponding elements of ARG1 and ARG2 and a carry specified in ARG3 (1 if there is a carry, 0 otherwise). | | | vector signed int vec_adde (vector signed int, vector signed int, vector signed int); | | | vector unsigned int vec_adde (vector unsigned int, vector unsigned int, vector unsigned int); | | | vector signedint128 vec_adde (vector signedint128, vector signedint128, vector signedint128); | | | vector unsignedint128 vec_adde (vector unsignedint128, vector unsignedint128, vector unsignedint128); | | VEC_ADDEC(ARG1, ARG2,<br>ARG3) | Purpose: Returns a vector containing the carry produced by adding each set of the corresponding elements of ARG1 and ARG2 with a carry (that has a value of either 0 or 1) specified as the ARG3 vector. Result value: The value of each element of the result is the carry produced by adding the corresponding elements of ARG1 and ARG2 and a carry specified in ARG3 (1 if there is a carry, 0 otherwise). | | | vector signed int vec_addec (vector signed int, vector signed int, vector signed int); | | | vector unsigned int vec_addec (vector unsigned int, vector unsigned int, vector unsigned int); | | | vector signedint128 vec_addec (vector signedint128, vector signedint128, vector signedint128); | | | vector unsignedint128 vec_addec (vector unsignedint128, vector unsignedint128, vector unsignedint128); | | VEC_ADDS(ARG1, ARG2) | Purpose: Returns a vector containing the saturated sums of each set of corresponding elements of the given vectors. Result value: The value of each element of the result is the saturated sum of the corresponding elements of ARG1 and ARG2. | | | vector signed char vec_adds (vector signed char, vector signed char); | | | vector unsigned char vec_adds (vector unsigned char, vector unsigned char); | | | vector signed int vec_adds (vector signed int, vector signed int); | | | vector unsigned int vec_adds (vector unsigned int, vector unsigned int); | | | vector signed short vec_adds (vector signed short, vector signed short); | | | vector unsigned short vec_adds (vector unsigned short, vector unsigned short); | | VEC_AND(ARG1, ARG2) | Purpose: Performs a bitwise AND of the given vectors. Result value: The result is the bitwise AND of ARG1 and ARG2. | | | vector bool char vec_and (vector bool char, vector bool char); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 3 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed char vec_and (vector signed char, vector signed char); | | | vector unsigned char vec_and (vector unsigned char, vector unsigned char); | | | vector bool int vec_and (vector bool int, vector bool int); | | | vector signed int vec_and (vector signed int, vector signed int); | | | vector unsigned int vec_and (vector unsigned int, vector unsigned int); | | Phased in. <sup>a</sup> | vector signed long long vec_and (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_and (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_and (vector bool short, vector bool short); | | | vector signed short vec_and (vector signed short, vector signed short); | | | vector unsigned short vec_and (vector unsigned short, vector unsigned short); | | | vector double vec_and (vector double, vector double); | | | vector float vec_and (vector float, vector float); | | VEC_ANDC(ARG1, ARG2) | Purpose: Performs a bitwise AND of the first argument and the bitwise complement of the second argument. Result value: The result is the bitwise AND of ARG1 with the bitwise complement of ARG2. | | | vector bool char vec_andc (vector bool char, vector bool char); | | | vector signed char vec_andc (vector signed char, vector signed char); | | | vector unsigned char vec_andc (vector unsigned char, vector unsigned char); | | | vector bool int vec_andc (vector bool int, vector bool int); | | | vector signed int vec_andc (vector signed int, vector signed int); | | | vector unsigned int vec_andc (vector unsigned int, vector unsigned int); | | Phased in. <sup>a</sup> | vector bool long long vec_andc (vector bool long long, vector bool long long); | | Phased in. <sup>a</sup> | vector signed long long vec_andc (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_andc (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_andc (vector bool short, vector bool short); | | | vector signed short vec_andc (vector signed short, vector signed short); | | | vector unsigned short vec_andc (vector unsigned short, vector unsigned short); | | | vector double vec_andc (vector double, vector double); | | | vector float vec_andc (vector float, vector float); | | VEC_AVG(ARG1, ARG2) | Purpose: Returns a vector containing the average of each set of corresponding elements of the given vectors Result value: The value of each element of the result is the average of the values of the corresponding elements of ARG1 and ARG2. | | | vector signed char vec_avg (vector signed char, vector signed char); | | | vector unsigned char vec_avg (vector unsigned char, vector unsigned char); | | | vector signed int vec_avg (vector signed int, vector signed int); | | | vector unsigned int vec_avg (vector unsigned int, vector unsigned int); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 4 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed short vec_avg (vector signed short, vector signed short); | | | vector unsigned short vec_avg (vector unsigned short, vector unsigned short); | | VEC_BPERM(ARG1,ARG2) | Purpose: Gathers up to 16 bit values from a quadword in the specified order. Result value: For each i ( $0 \le i < 16$ ), let bit index j denote the byte value of the i-th element of ARG2. If bit index j is greater than or equal to 128, bit i of doubleword 0 is set to 0. If bit index j is smaller than 128, bit i of the result is set to the value of the j-th bit of input ARG1. | | | vector unsigned long long vec_bperm (vector unsignedint128, vector unsigned char); | | VEC_CEIL(ARG1) | Purpose: Returns a vector containing the smallest representable floating-point integral values greater than or equal to the values of the corresponding elements of the given vector. Result value: Each element of the result contains the smallest representable floating-point integral value greater than or equal to the value of the corresponding element of ARG1. | | | vector double vec_ceil (vector double); | | | vector float vec_ceil (vector float); | | VEC_CMPB(ARG1, ARG2) | Purpose: Performs a bounds comparison of each set of corresponding elements of the given vectors. Result value: Each element of the result has the value 0 if the value of the corresponding element of ARG1 is less than or equal to the value of the corresponding element of ARG2 and greater than or equal to the negative of the value of the corresponding element of ARG2. Otherwise: • If an element of ARG2 is greater than or equal to zero, then the value of the corresponding element of the result is 0 if the absolute value of the corresponding element of ARG1 is equal to the | | | <ul> <li>value of the corresponding element of ARG2. The value is negative if it is greater than the value of the corresponding element of ARG2. It is positive if it is less than the value of the corresponding element of ARG2.</li> <li>If an element of ARG2 is less than zero, then the value of the element of the result is positive if the value of the corresponding element of ARG1 is less than or equal to the value of the element of ARG2. Otherwise, it is negative.</li> </ul> | | | vector signed int vec_cmpb (vector float, vector float); | | VEC_CMPEQ(ARG1, ARG2) | Purpose: Returns a vector containing the results of comparing each set of corresponding elements of the given vectors for equality. Result value: For each element of the result, the value of each bit is 1 if the corresponding elements of ARG1 and ARG2 are equal. Otherwise, the value of each bit is 0. | | | vector bool char vec_cmpeq (vector signed char, vector signed char); | | | vector bool char vec_cmpeq (vector unsigned char, vector unsigned char); | | | vector bool int vec_cmpeq (vector signed int, vector signed int); | | | vector bool int vec_cmpeq (vector unsigned int, vector unsigned int); | | | vector bool long long vec_cmpeq (vector signed long long, vector signed long long); | | | vector bool long long vec_cmpeq (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_cmpeq (vector signed short, vector signed short); | | | vector bool short vec_cmpeq (vector unsigned short, vector unsigned short); | | | vector bool int vec_cmpeq (vector float, vector float); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 5 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector bool long long vec_cmpeq (vector double, vector double); | | VEC_CMPGE(ARG1, ARG2) | Purpose: Returns a vector containing the results of a greater-than-or-equal-to comparison between each set corresponding elements of the given vectors. Result value: | | | For each element of the result, the value of each bit is 1 if the value of the corresponding element ARG1 is greater than or equal to the value of the corresponding element of ARG2. Otherwise, the value of each bit is 0. | | | vector bool char vec_cmpge (vector signed char, vector signed char); | | | vector bool char vec_cmpge (vector unsigned char, vector unsigned char); | | | vector bool int vec_cmpge (vector signed int, vector signed int); | | | vector bool int vec_cmpge (vector unsigned int, vector unsigned int); | | | vector bool long long vec_cmpge (vector signed long long, vector signed long long); | | | vector bool long long vec_cmpge (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_cmpge (vector signed short, vector signed short); | | | vector bool short vec_cmpge (vector unsigned short, vector unsigned short); | | | vector bool int vec_cmpge (vector float, vector float); | | | vector bool long long vec_cmpge (vector double, vector double); | | VEC_CMPGT(ARG1, ARG2) | Purpose: Returns a vector containing the results of a greater-than comparison between each set of corresponding elements of the given vectors. Result value: | | | For each element of the result, the value of each bit is 1 if the value of the corresponding element ARG1 is greater than the value of the corresponding element of ARG2. Otherwise, the value of eabit is 0. | | | vector bool char vec_cmpgt (vector signed char, vector signed char); | | | vector bool char vec_cmpgt (vector unsigned char, vector unsigned char); | | | vector bool int vec_cmpgt (vector signed int, vector signed int); | | | vector bool int vec_cmpgt (vector unsigned int, vector unsigned int); | | | vector bool long long vec_cmpgt (vector signed long long, vector signed long long); | | | vector bool long long vec_cmpgt (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_cmpgt (vector signed short, vector signed short); | | | vector bool short vec_cmpgt (vector unsigned short, vector unsigned short); | | | vector bool int vec_cmpgt (vector float, vector float); | | | vector bool long long vec_cmpgt (vector double, vector double); | | VEC_CMPLE(ARG1, ARG2) | Purpose: Returns a vector containing the results of a less-than-or-equal-to comparison between each set or corresponding elements of the given vectors. Result value: For each element of the result, the value of each bit is 1 if the value of the corresponding element ARG1 is less than or equal to the value of the corresponding element of ARG2. Otherwise, the value of the corresponding element of the value | | | of each bit is 0. | ## Table A-2. Vector Built-In Functions (with Prototypes) (Page 6 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector bool char vec_cmple (vector unsigned char, vector unsigned char); | | | vector bool int vec_cmple (vector signed int, vector signed int); | | | vector bool int vec_cmple (vector unsigned int, vector unsigned int); | | | vector bool long long vec_cmple (vector signed long long, vector signed long long); | | | vector bool long long vec_cmple (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_cmple (vector signed short, vector signed short); | | | vector bool short vec_cmple (vector unsigned short, vector unsigned short); | | | vector bool int vec_cmple (vector float, vector float); | | | vector bool long long vec_cmple (vector double, vector double); | | VEC_CMPLT(ARG1, ARG2) | Purpose: Returns a vector containing the results of a less-than comparison between each set of correspond elements of the given vectors. Result value: For each element of the result, the value of each bit is 1 if the value of the corresponding element ARG1 is less than the value of the corresponding element of ARG2. Otherwise, the value of each is 0. | | | vector bool char vec_cmplt (vector signed char, vector signed char); | | | vector bool char vec_cmplt (vector unsigned char, vector unsigned char); | | | vector bool int vec_cmplt (vector signed int, vector signed int); | | | vector bool int vec_cmplt (vector unsigned int, vector unsigned int); | | | vector bool long long vec_cmplt (vector signed long long, vector signed long long); | | | vector bool long long vec_cmplt (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_cmplt (vector signed short, vector signed short); | | | vector bool short vec_cmplt (vector unsigned short, vector unsigned short); | | | vector bool int vec_cmplt (vector float, vector float); | | | vector bool long long vec_cmplt (vector double, vector double); | | VEC_CMPNE(ARG1,ARG2) | Purpose: Returns a vector containing the results of comparing each set of corresponding elements of the givectors for inequality. Result value: For each element of the result, the value of each bit is 1 if the corresponding elements of ARG1 a ARG2 are not equal. Otherwise, the value of each bit is 0. | | | vector bool char vec_cmpne (vector signed char, vector signed char); | | | vector bool char vec_cmpne (vector unsigned char, vector unsigned char); | | | vector bool int vec_cmpne (vector signed int, vector signed int); | | | vector bool int vec_cmpne (vector unsigned int, vector unsigned int); | | | vector bool long long vec_cmpne (vector signed long long, vector signed long long); | | | vector bool long long vec_cmpne (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_cmpne (vector signed short, vector signed short); | | | vector bool short vec_cmpne (vector unsigned short, vector unsigned short); | | | vector bool long long vec_cmpne (vector double, vector double); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 7 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector bool int vec_cmpne (vector float, vector float); | | VEC_CNTLZ(ARG1) | Purpose: Returns a vector containing the number of most-significant bits equal to 0 of each corresponding element of the given vector. Result value: The value of each element of the result is set to the number of leading zeros of the corresponding element of ARG1. | | Phased in. <sup>a</sup> | vector signed char vec_cntlz (vector signed char); | | Phased in. <sup>a</sup> | vector unsigned char vec_cntlz (vector unsigned char); | | Phased in. <sup>a</sup> | vector signed int vec_cntlz (vector signed int); | | Phased in. <sup>a</sup> | vector unsigned int vec_cntlz (vector unsigned int); | | Phased in. <sup>a</sup> | vector signed long long vec_cntlz (vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_cntlz (vector unsigned long long); | | Phased in. <sup>a</sup> | vector signed short vec_cntlz (vector signed short); | | Phased in. <sup>a</sup> | vector unsigned short vec_cntlz (vector unsigned short); | | VEC_CPSGN(ARG1,ARG2) | Purpose: Returns a vector by copying the sign of the elements in vector ARG1 to the sign of the corresponding elements in vector ARG2. Result value: For each element of the result, copies the sign of the corresponding element in vector ARG1 to the sign of the corresponding element in vector ARG2. | | Phased in. <sup>a</sup> | vector float vec_cpsgn (vector float, vector float); | | Phased in. <sup>a</sup> | vector double vec_cpsgn (vector double, vector double); | | VEC_CTF(ARG1, ARG2) | Purpose: Converts an integer vector into a floating-point vector. Result value: The value of each element of the result is the closest floating-point estimate of the value of the corresponding element of ARG1 divided by 2 to the power of ARG2, which should be in the range 0 - 31. | | | vector float vec_ctf (vector signed int, const int); | | | vector float vec_ctf (vector unsigned int, const int); | | VEC_CTS(ARG1, ARG2) | Purpose: Converts a real vector into a vector signed int. Result value: The value of each element of the result is the saturated value obtained by multiplying the corresponding element of ARG1 by 2 to the power of ARG2, which should be in the range 0 - 31. | | | vector signed int vec_cts (vector float, const int); | | VEC_CTU(ARG1,ARG2) | Purpose: Converts a real vector into a vector unsigned int. Result value: The value of each element of the result is the saturated value obtained by multiplying the corresponding element of ARG1 by 2 to the power of ARG2, which should be in the range 0 - 31. | | | vector unsigned int vec_ctu (vector float, const int); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 8 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_DIV(ARG1, ARG2) | Purpose: Divides the elements in ARG1 by the corresponding elements in ARG2 and then assigns the result to corresponding elements in the result vector. This function emulates the operation on integer vectors. Result value: The value of each element of the result is obtained by dividing the corresponding element of ARG1 by the corresponding element of ARG2. | | | vector double vec_div (vector double, vector double); | | | vector float vec_div (vector float, vector float); | | VEC_DOUBLE(ARG1) | Converts a vector of long integers into a vector of double-precision numbers. Target elements are computed by converting the respective input elements. | | | vector double vec_double (vector signed long long); | | | vector double vec_double (vector unsigned long long); | | VEC_DOUBLEE(ARG1) | Purpose: Converts an input vector to a vector of double-precision numbers. Result value: Target elements 0 and 1 are set to the converted values of source elements 0 and 2. | | | vector double vec_doublee (vector signed int); | | | vector double vec_doublee (vector unsigned int); | | | vector double vec_doublee (vector float); | | VEC_DOUBLEH(ARG1) | Purpose: Converts a vector of integers to a vector of double-precision numbers. Result value: Target elements 0 and 1 are set to the converted values of source elements 0 and 1. | | | vector double vec_doubleh (vector signed int); | | | vector double vec_doubleh (vector unsigned int); | | | vector double vec_doubleh (vector float); | | VEC_DOUBLEL(ARG1) | Purpose: Converts a vector of integers to a vector of double-precision numbers. Result value: Target elements 0 and 1 are set to the converted values of source elements 2 and 3. | | | vector double vec_doublel (vector signed int); | | | vector double vec_doublel (vector unsigned int); | | | vector double vec_doublel (vector float); | | VEC_DOUBLEO(ARG1) | Purpose: Converts an input vector to a vector of double-precision numbers. Result value: Target elements 0 and 1 are set to the converted values of source elements 1 and 3. | | | vector double vec_doubleo (vector signed int); | | | vector double vec_doubleo (vector unsigned int); | | | vector double vec_doubleo (vector float); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 9 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_EQV(ARG1, ARG2) | Purpose: Performs a bitwise XNOR of the given vectors. Result value: The result is the bitwise XNOR of ARG1 and ARG2. | | | vector bool char vec_eqv (vector bool char, vector bool char); | | | vector signed char vec_eqv (vector signed char, vector signed char); | | | vector unsigned char vec_eqv (vector unsigned char, vector unsigned char); | | | vector bool int vec_eqv (vector bool int, vector bool int); | | | vector signed int vec_eqv (vector signed int, vector int); | | | vector unsigned int vec_eqv (vector unsigned int, vector unsigned int); | | | vector bool long long vec_eqv (vector bool long long, vector bool long long); | | | vector signed long long vec_eqv (vector signed long long, vector signed long long); | | | vector unsigned long long vec_eqv (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_eqv (vector bool short, vector bool short); | | | vector signed short vec_eqv (vector signed short, vector short); | | | vector unsigned short vec_eqv (vector unsigned short, vector unsigned short); | | | vector double vec_eqv (vector double, vector double); | | | vector float vec_eqv (vector float, vector float); | | VEC_EXPTE(ARG1) | Purpose: Returns a vector containing estimates of 2 raised to the power of the corresponding elements of the given vector. Result value: Each element of the result contains the estimated value of 2 raised to the power of the corresponding element of ARG1. | | | vector float vec_expte (vector float); | | VEC_EXTRACT(ARG1, ARG2) | Purpose: Returns the value of the ARG1 element indicated by the ARG2 parameter. Result value: This function uses modular arithmetic on ARG2 to determine the element number. For example, if ARG2 is out of range, the compiler uses ARG2 modulo the number of elements in the vector to determine the element position. | | | signed char vec_extract (vector signed char, signed int); | | | unsigned char vec_extract (vector bool char, signed int); | | | unsigned char vec_extract (vector unsigned char, signed int); | | | signed int vec_extract (vector signed int, signed int); | | | unsigned int vec_extract (vector bool int, signed int); | | | unsigned int vec_extract (vector unsigned int, signed int); | | | signed long long vec_extract (vector signed long long, signed int); | | | unsigned long long vec_extract (vector bool long long, signed int); | | | unsigned long long vec_extract (vector unsigned long long, signed int); | | | signed short vec_extract (vector signed short, signed int); | ## Table A-2. Vector Built-In Functions (with Prototypes) (Page 10 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | unsigned short vec_extract (vector bool short, signed int); | | | unsigned short vec_extract (vector unsigned short, signed int); | | | double vec_extract (vector double, signed int); | | | float vec_extract (vector float, signed int); | | VEC FLOAT(ADC1) | | | VEC_FLOAT(ARG1) | Purpose: Converts a vector of integers to a vector of single-precision floating-point numbers. Result value: Target elements are obtained by converting the respective source elements to unsigned integers. | | | vector vec_float (vector signed int); | | | vector vec_float (vector unsigned int); | | VEC_FLOAT2(ARG1, ARG2) | Purpose: Converts a vector of long integer numbers to a vector of single-precision numbers. Result value: Target elements are obtained by converting the source elements to single-precision numbers as follows: • Target elements 0 and 1 from source 0 • Target elements 2 and 3 from source 1 | | | vector float vec_float2 (vector signed long long, vector signed long long); | | | vector float vec_float2 (vector signed long long, vector signed long long); | | | vector float vec_float2 (vector dusigned long long), vector float vec_float2 (vector double, vector double); | | VEC_FLOATE(ARG2) | | | VEO_FLOATE(ANG2) | Purpose: Converts an input vector to a vector of single-precision numbers. Result value: The even-numbered target elements are obtained by converting the source elements to single-precision numbers. | | | vector float vec_floate (vector signed long long); | | | vector float vec_floate (vector unsigned long long); | | | vector float vec_floate (vector double); | | VEC_FLOATO(ARG2) | Purpose: Converts an input vector to a vector of single-precision numbers. Result value: The odd-numbered target elements are obtained by converting the source elements to single-precision numbers. | | | vector float vec_floato (vector signed long long); | | | vector float vec_floato (vector unsigned long long); | | | vector float vec_floato (vector double); | | VEC_FLOOR(ARG1) | Purpose: Returns a vector containing the largest representable floating-point integral values less than or equal to the values of the corresponding elements of the given vector. Result value: Each element of the result contains the largest representable floating-point integral value less than or equal to the value of the corresponding element of ARG1. | | | vector double vec_floor (vector double); | | | | Table A-2. Vector Built-In Functions (with Prototypes) (Page 11 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_GB(ARG1) | Purpose: Performs a gather-bits operation on the input. Result value: Within each doubleword, let $x(i)$ ( $0 \le i < 8$ ) denote the byte elements of the corresponding input doubleword element, with $x(7)$ the most significant byte. For each pair of $i$ and $j$ ( $0 \le i < 8$ , $0 \le j < 8$ ), the $j$ -th bit of the $i$ -th byte element of the result is set to the value of the $i$ -th bit of the $j$ -th byte element of the input. | | | vector unsigned char vec_gb (vector unsigned char); | | VEC_INSERT(ARG1, ARG2,<br>ARG3) | Purpose: Returns a copy of vector ARG2 with element ARG3 replaced by the value of ARG1. Result value: A copy of vector ARG2 with element ARG3 replaced by the value of ARG1. This function uses modular arithmetic on ARG3 to determine the element number. For example, if ARG3 is out of range, the compiler uses ARG3 modulo the number of elements in the vector to determine the element position. | | | vector bool char vec_insert (unsigned char, vector bool char, signed int); | | | vector signed char vec_insert (signed char, vector signed char, signed int); | | | vector unsigned char vec_insert (unsigned char, vector bool char, signed int); | | | vector unsigned char vec_insert (unsigned char, vector unsigned char, signed int); | | | vector bool int vec_insert (unsigned int, vector bool int, signed int); | | | vector signed int vec_insert (signed int, vector signed int, signed int); | | | vector unsigned int vec_insert (unsigned int, vector bool int, signed int); | | | vector unsigned int vec_insert (unsigned int, vector unsigned int, signed int); | | | vector bool long long vec_insert (unsigned long long, vector bool long long, signed int); | | | vector signed long long vec_insert (signed long long, vector signed long long, signed int); | | | vector unsigned long long vec_insert (unsigned long long, vector bool long long, signed int); | | | vector unsigned long long vec_insert (unsigned long long, vector unsigned long long, signed int); | | | vector bool short vec_insert (unsigned short, vector bool short, signed int); | | | vector signed short vec_insert (signed short, vector signed short. signed int); | | | vector unsigned short vec_insert (unsigned short, vector bool short, signed int); | | | vector unsigned short vec_insert (unsigned short, vector unsigned short, signed int); | | | vector double vec_insert (double, vector double, signed int); | | | vector float vec_insert (float, vector float, signed int); | | VEC_LOGE(ARG1) | Purpose: Returns a vector containing estimates of the base-2 logarithms of the corresponding elements of the given vector. Result value: Each element of the result contains the estimated value of the base-2 logarithm of the corresponding element of ARG1. | | | vector float vec_loge (vector float); | | | | Table A-2. Vector Built-In Functions (with Prototypes) (Page 12 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_MADD(ARG1, ARG2,<br>ARG3) | Purpose: Returns a vector containing the results of performing a fused multiply-add operation for each corresponding set of elements of the given vectors. Result value: The value of each element of the result is the product of the values of the corresponding elements of | | | ARG1 and ARG2, added to the value of the corresponding element of ARG3. | | | vector signed short vec_madd (vector signed short, vector signed short, vector signed short); | | | vector signed short vec_madd (vector signed short, vector unsigned short, vector unsigned short); | | | vector signed short vec_madd (vector unsigned short, vector signed short, vector signed short); | | | vector unsigned short vec_madd (vector unsigned short, vector unsigned short, vector unsigned short); | | | vector double vec_madd (vector double, vector double, vector double); | | | vector float vec_madd (vector float, vector float, vector float); | | VEC_MADDS(ARG1, ARG2,<br>ARG3) | Purpose: Returns a vector containing the results of performing a saturated multiply-high-and-add operation for each corresponding set of elements of the given vectors. Result value: | | | For each element of the result, the value is produced in the following way: The values of the corresponding elements of ARG1 and ARG2 are multiplied. The value of the 17 most-significant bits of this product is then added, using 16-bit-saturated addition, to the value of the corresponding element of ARG3. | | | vector signed short vec_madds (vector signed short, vector signed short, vector signed short); | | VEC_MAX(ARG1, ARG2) | Purpose Returns a vector containing the maximum value from each set of corresponding elements of the given vectors. Result value The value of each element of the result is the maximum of the values of the corresponding elements of ARG1 and ARG2. | | | vector signed char vec_max (vector signed char, vector signed char); | | | vector unsigned char vec_max (vector unsigned char, vector unsigned char); | | | vector signed int vec_max (vector signed int, vector signed int); | | | vector unsigned int vec_max (vector unsigned int, vector unsigned int); | | | vector signed long long vec_max (vector signed long long, vector signed long long); | | | vector unsigned long long vec_max (vector unsigned long long, vector unsigned long long); | | | vector signed short vec_max (vector signed short, vector signed short); | | | vector unsigned short vec_max (vector unsigned short, vector unsigned short); | | | vector double vec_max (vector double, vector double); | | | vector float vec_max (vector float, vector float); | | VEC_MERGEE(ARG1, ARG2) | Purpose: Merges the even-numbered values from the two vectors. Result value: The even-numbered elements of ARG1 are stored into the even-numbered elements of the result. The even-numbered elements of ARG2 are stored in the odd-numbered elements of the result. | | Phased in. <sup>a</sup> | vector bool int vec_mergee (vector bool int, vector bool int); | | Phased in. <sup>a</sup> | vector signed int vec_mergee (vector signed int, vector signed int); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 13 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Phased in. <sup>a</sup> | vector unsigned int vec_mergee (vector unsigned int, vector unsigned int); | | Phased in. <sup>a</sup> | vector bool long long vec_mergee (vector bool long long, vector bool long long); | | Phased in. <sup>a</sup> | vector signed long long vec_mergee (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_mergee (vector unsigned long long, vector unsigned long long); | | Phased in. <sup>a</sup> | vector float vec_mergee (vector float, vector float); | | Phased in. <sup>a</sup> | vector double vec_mergee (vector double, vector double); | | VEC_MERGEH(ARG1, ARG2) | Purpose: Merges the most-significant halves of two vectors. Result value: Assume that the elements of each vector are numbered beginning with 0. The even-numbered elements of the result are taken, in order, from the elements in the most-significant 8 bytes of ARG1. The odd-numbered elements of the result are taken, in order, from the elements in the most-significant 8 bytes of ARG2. | | | vector bool char vec_mergeh (vector bool char, vector bool char); | | | vector signed char vec_mergeh (vector signed char, vector signed char); | | | vector unsigned char vec_mergeh (vector unsigned char, vector unsigned char); | | | vector bool int vec_mergeh (vector bool int, vector bool int); | | | vector signed int vec_mergeh (vector signed int, vector signed int); | | | vector unsigned int vec_mergeh (vector unsigned int, vector unsigned int); | | | vector bool long long vec_mergeh (vector bool long long, vector bool long long); | | | vector signed long long vec_mergeh (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_mergeh (vector unsigned long long, vector unsigned long long); | | | vector pixel vec_mergeh (vector pixel, vector pixel); | | | vector bool short vec_mergeh (vector bool short, vector bool short); | | | vector signed short vec_mergeh (vector signed short, vector signed short); | | | vector unsigned short vec_mergeh (vector unsigned short, vector unsigned short); | | | vector double vec_mergeh (vector double, vector double); | | | vector float vec_mergeh (vector float, vector float); | | VEC_MERGEL(ARG1, ARG2) | Purpose: Merges the least-significant halves of two vectors. Result value: Assume that the elements of each vector are numbered beginning with 0. The even-numbered elements of the result are taken, in order, from the elements in the least-significant 8 bytes of ARG1. The odd-numbered elements of the result are taken, in order, from the elements in the least-significant 8 bytes of ARG2. | | | vector bool char vec_mergel (vector bool char, vector bool char); | | | vector signed char vec_mergel (vector signed char, vector signed char); | | | vector unsigned char vec_mergel (vector unsigned char, vector unsigned char); | | | vector bool int vec_mergel (vector bool int, vector bool int); | | | vector signed int vec_mergel (vector signed int, vector signed int); | | | vector unsigned int vec_mergel (vector unsigned int, vector unsigned int); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 14 of 39) | | , | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Group | Description of Vector Built-In Functions (with Prototypes) | | Phased in. <sup>a</sup> | vector bool long long vec_mergel (vector bool long long, vector bool long long); | | | vector signed long long vec_mergel (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_mergel (vector unsigned long long, vector unsigned long long); | | | vector pixel vec_mergel (vector pixel, vector pixel); | | | vector bool short vec_mergel (vector bool short, vector bool short); | | | vector signed short vec_mergel (vector signed short, vector signed short); | | | vector unsigned short vec_mergel (vector unsigned short, vector unsigned short); | | | vector double vec_mergel (vector double, vector double); | | | vector float vec_mergel (vector float, vector float); | | VEC_MERGEO(ARG1, ARG2) | Purpose: Merges the odd-numbered halves of two vectors. Result value: The odd-numbered elements of ARG1 are stored in the even-numbered elements of the result. The odd-numbered elements of ARG2 are stored in the odd-numbered elements of the result. | | Phased in. <sup>a</sup> | vector bool int vec_mergeo (vector bool int, vector bool int); | | Phased in. <sup>a</sup> | vector signed int vec_mergeo (vector signed int, vector signed int); | | Phased in. <sup>a</sup> | vector unsigned int vec_mergeo (vector unsigned int, vector unsigned int); | | Phased in. <sup>a</sup> | vector bool long long vec_mergeo (vector bool long long, vector bool long long); | | Phased in. <sup>a</sup> | vector signed long long vec_mergeo (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_mergeo (vector unsigned long long, vector unsigned long long); | | Phased in. <sup>a</sup> | vector double vec_mergeo (vector double, vector double); | | Phased in. <sup>a</sup> | vector float vec_mergeo (vector float, vector float); | | VEC_MIN(ARG1, ARG2) | Purpose: Returns a vector containing the minimum value from each set of corresponding elements of the given vectors. Result value: The value of each element of the result is the minimum of the values of the corresponding elements of ARG1 and ARG2. | | | vector signed char vec_min (vector signed char, vector signed char); | | | vector unsigned char vec_min (vector unsigned char, vector unsigned char); | | | vector signed int vec_min (vector signed int, vector signed int); | | | vector unsigned int vec_min (vector unsigned int, vector unsigned int); | | | vector signed long long vec_min (vector signed long long, vector signed long long); | | | vector unsigned long long vec_min (vector unsigned long long, vector unsigned long long); | | | vector signed short vec_min (vector signed short, vector signed short); | | | vector unsigned short vec_min (vector unsigned short, vector unsigned short); | | | vector double vec_min (vector double, vector double); | | | vector float vec_min (vector float, vector float); | | <u> </u> | I . | Table A-2. Vector Built-In Functions (with Prototypes) (Page 15 of 39) | Purpose: | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Returns a vector containing the results of performing a multiply-low-and-add operation for each corresponding set of elements of the given vectors. Result value: The value of each element of the result is the value of the least-significant 16 bits of the product of the values of the corresponding elements of ARG1 and ARG2, added to the value of the corresponding element of ARG3. The addition is performed using modular arithmetic. | | vector signed short vec_mladd (vector signed short, vector signed short, vector signed short); | | vector signed short vec_mladd (vector signed short, vector unsigned short, vector unsigned short); | | vector signed short vec_mladd (vector unsigned short, vector signed short, vector signed short); | | vector unsigned short vec_mladd (vector unsigned short, vector unsigned short, vector unsigned short); | | Purpose: Returns a vector containing the results of performing a saturated multiply-high-round-and-add operation for each corresponding set of elements of the given vectors. Result value: For each element of the result, the value is produced in the following way: The values of the corresponding elements of ARG1 and ARG2 are multiplied and rounded such that the 15 least-significant bits are 0. The value of the 17 most-significant bits of this rounded product is then added, using 16-bit-saturated addition, to the value of the corresponding element of ARG3. | | vector signed short vec_mradds (vector signed short, vector signed short, vector signed short); | | Purpose: Returns a vector containing the results of performing a multiply-subtract operation using the given vectors. Result value: This function multiplies each element in ARG1 by the corresponding element in ARG2 and then subtracts the corresponding element in ARG3 from the result. | | vector double vec_msub (vector double, vector double, vector double); | | vector float vec_msub (vector float, vector float, vector float); | | Purpose: Returns a vector containing the results of performing a multiply-sum operation using the given vectors. Result value: Assume that the elements of each vector are numbered beginning with 0. If ARG1 is a vector signed char or a vector unsigned char vector, then let m be 4. Otherwise, let m be 2. For each element n of the result vector, the value is obtained in the following way: For p = mn to mn+m-1, multiply element p of ARG1 by element p of ARG2. Add the sum of these products to element n of ARG3. All additions are performed using 32-bit modular arithmetic. | | vector signed int vec_msum (vector signed char, vector unsigned char, vector signed int); | | vector signed int vec_msum (vector signed short, vector signed short, vector signed int); | | vector unsigned int vec_msum (vector unsigned char, vector unsigned char, vector unsigned int); | | vector unsigned int vec_msum (vector unsigned short, vector unsigned short, vector unsigned int); | | Purpose: Returns a vector containing the results of performing a saturated multiply-sum operation using the given vectors. Result value: Assume that the elements of each vector are numbered beginning with 0. For each element n of the result vector, the value is obtained in the following way: For p = 2n to 2n+1, multiply element p of ARG1 by element p of ARG2. Add the sum of these products to element n of ARG3. All additions are | | | Table A-2. Vector Built-In Functions (with Prototypes) (Page 16 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed int vec_msums (vector signed short, vector signed short, vector signed int); | | | vector unsigned int vec_msums (vector unsigned short, vector unsigned short, vector unsigned int) | | VEC_MUL(ARG1, ARG2) | Purpose: Returns a vector containing the results of performing a multiply operation using the given vectors. This function emulates the operation on integer vectors. Result value: This function multiplies corresponding elements in the given vectors and then assigns the result to corresponding elements in the result vector. | | | vector signed char vec_mul (vector signed char, vector signed char); | | | vector unsigned char vec_mul (vector unsigned char, vector unsigned char); | | | vector signed int vec_mul (vector signed int, vector signed int); | | | vector unsigned int vec_mul (vector unsigned int, vector unsigned int); | | Phased in. <sup>a</sup> | vector signed long long vec_mul (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_mul (vector unsigned long long, vector unsigned long long); | | | vector signed short vec_mul (vector signed short, vector signed short); | | | vector unsigned short vec_mul (vector unsigned short, vector unsigned short); | | | vector double vec_mul (vector double, vector double); | | | vector float vec_mul (vector float, vector float); | | VEC_MULE(ARG1, ARG2) | Purpose: Returns a vector containing the results of multiplying every second set of the corresponding element of the given vectors, beginning with the first element. Result value: Assume that the elements of each vector are numbered beginning with 0. For each element n of the result vector, the value is the product of the value of element 2n of ARG1 and the value of element 2 of ARG2. | | | vector signed int vec_mule (vector signed short, vector signed short); | | | vector unsigned int vec_mule (vector unsigned short, vector unsigned short); | | | vector signed long long vec_mule (vector signed int, vector signed int); | | | vector unsigned long long vec_mule (vector unsigned int, vector unsigned int); | | | vector signed short vec_mule (vector signed char, vector signed char); | | | vector unsigned short vec_mule (vector unsigned char, vector unsigned char); | | VEC_MULO(ARG1, ARG2) | Purpose: Returns a vector containing the results of multiplying every second set of corresponding elements of the given vectors, beginning with the second element. Result value: Assume that the elements of each vector are numbered beginning with 0. For each element n of the result vector, the value is the product of the value of element 2n+1 of ARG1 and the value of element 2n+1 of ARG2. | | | vector signed int vec_mulo (vector signed short, vector signed short); | | | vector unsigned int vec_mulo (vector unsigned short, vector unsigned short); | | | vector signed long long vec_mulo (vector signed int, vector signed int); | | | vector unsigned long long vec_mulo (vector unsigned int, vector unsigned int); | | | vector signed short vec_mulo (vector signed char, vector signed char); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 17 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector unsigned short vec_mulo (vector unsigned char, vector unsigned char); | | VEC_NABS(ARG1) | Purpose: Returns a vector containing the negated absolute values of the contents of the given vector. Result value: The value of each element of the result is the negated absolute value of the corresponding element of ARG1. For integer vectors, the arithmetic is modular. | | | vector signed char vec_nabs (vector signed char); | | | vector signed int vec_nabs (vector signed int); | | | vector signed long long vec_nabs (vector signed long long); | | | vector signed short vec_nabs (vector signed short); | | | vector double vec_nabs (vector double); | | | vector float vec_nabs (vector float); | | VEC_NAND(ARG1, ARG2) | Purpose: Performs a bitwise NAND of the given vectors. Result value: The result is the bitwise NAND of ARG1 and ARG2. | | | vector bool char vec_nand (vector bool char, vector bool char); | | | vector signed char vec_nand (vector signed char, vector signed char); | | | vector unsigned char vec_nand (vector unsigned char, vector unsigned char); | | | vector bool int vec_nand (vector bool int, vector bool int); | | | vector signed int vec_nand (vector signed int, vector signed int); | | | vector unsigned int vec_nand (vector unsigned int, vector unsigned int); | | | vector bool long long vec_nand (vector bool long long, vector bool long long); | | | vector signed long long vec_nand (vector signed long long, vector signed long long); | | | vector unsigned long long vec_nand (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_nand (vector bool short, vector bool short); | | | vector signed short vec_nand (vector signed short, vector signed short); | | | vector unsigned short vec_nand (vector unsigned short, vector unsigned short); | | | vector double vec_nand (vector double, vector double); | | | vector float vec_nand (vector float, vector float); | | VEC_NEARBYINT(ARG1) | Purpose: Returns a vector containing the floating-point integral values nearest to the values of the corresponding elements of the given vector. Result value: Each element of the result contains the nearest representable floating-point integral value to the value of the corresponding element of ARG1. When an input element value is exactly between two | | | integer values, the result value with the largest absolute value is selected. | | | vector double vec_nearbyint (vector double); | | | vector float vec_nearbyint (vector float); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 18 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_NEG(ARG1) | Purpose: Returns a vector containing the negated values of the contents of the given vector. Result value: The value of each element of the result is the negated value of the corresponding element of ARG For integer vectors, the arithmetic is modular. | | | vector signed char vec_neg (vector signed char); | | | vector signed int vec_neg (vector signed int); | | | vector signed long long vec_neg (vector signed long long); | | | vector signed short vec_neg (vector signed short); | | | vector double vec_neg (vector double); | | | vector float vec_neg (vector float); | | VEC_NMADD(ARG1, ARG2,<br>ARG3) | Purpose: Returns a vector containing the results of performing a negative multiply-add operation on the give vectors. Result value: The value of each element of the result is the product of the corresponding elements of ARG1 and ARG2, added to the corresponding elements of ARG3, and then multiplied by -1.0. | | | vector double vec_nmadd (vector double, vector double, vector double); | | | vector float vec_nmadd (vector float, vector float, vector float); | | VEC_NMSUB(ARG1, ARG2,<br>ARG3) | Purpose: Returns a vector containing the results of performing a negative multiply-subtract operation on the given vectors. Result value: The value of each element of the result is the product of the corresponding elements of ARG1 and ARG2, subtracted from the corresponding element of ARG3, and then multiplied by 1.0. | | | vector double vec_nmsub (vector double, vector double, vector double); | | | vector float vec_nmsub (vector float, vector float, vector float); | | VEC_NOR(ARG1, ARG2) | Purpose: Performs a bitwise NOR of the given vectors. Result value: The result is the bitwise NOR of ARG1 and ARG2. | | | vector bool char vec_nor (vector bool char, vector bool char); | | | vector signed char vec_nor (vector signed char, vector signed char); | | | vector unsigned char vec_nor (vector unsigned char, vector unsigned char); | | | vector bool int vec_nor (vector bool int, vector bool int); | | | vector signed int vec_nor (vector signed int, vector signed int); | | | vector unsigned int vec_nor (vector unsigned int, vector unsigned int); | | | vector bool long long vec_nor (vector bool long long, vector bool long long); | | Phased in.a | vector signed long long vec_nor (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_nor (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_nor (vector bool short, vector bool short); | | | vector signed short vec_nor (vector signed short, vector signed short); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 19 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector unsigned short vec_nor (vector unsigned short, vector unsigned short); | | | vector double vec_nor (vector double, vector double); | | | vector float vec_nor (vector float, vector float); | | VEC_OR(ARG1, ARG2) | Purpose: Performs a bitwise OR of the given vectors. Result value: The result is the bitwise OR of ARG1 and ARG2. | | | vector bool char vec_or (vector bool char, vector bool char); | | | vector signed char vec_or (vector signed char, vector signed char); | | | vector unsigned char vec_or (vector unsigned char, vector unsigned char); | | | vector bool int vec_or (vector bool int, vector bool int); | | | vector signed int vec_or (vector signed int, vector signed int); | | | vector unsigned int vec_or (vector unsigned int, vector unsigned int); | | | vector bool long long vec_or (vector bool long long, vector bool long long); | | Phased in.a | vector signed long long vec_or (vector signed long long, vector signed long long); | | Phased in.a | vector unsigned long long vec_or (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_or (vector bool short, vector bool short); | | | vector signed short vec_or (vector signed short, vector signed short); | | | vector unsigned short vec_or (vector unsigned short, vector unsigned short); | | | vector double vec_or (vector bool long long, vector double); | | | vector double vec_or (vector double, vector bool long long); | | | vector double vec_or (vector double, vector double); | | | vector float vec_or (vector bool int, vector float); | | | vector float vec_or (vector float, vector bool int); | | | vector float vec_or (vector float, vector float); | | VEC_ORC(ARG1, ARG2) | Purpose: Performs a bitwise OR of the first vector with the negated second vector. Result value: The result is the bitwise OR of ARG1 and the bitwise negation of ARG2. | | | vector bool char vec_orc (vector bool char, vector bool char); | | | vector signed char vec_orc (vector signed char, vector signed char); | | | vector unsigned char vec_orc (vector unsigned char, vector unsigned char); | | | vector bool int vec_orc (vector bool int, vector bool int); | | | vector signed int vec_orc (vector signed int, vector signed int); | | | vector unsigned int vec_orc (vector unsigned int, vector unsigned int); | | | vector bool long long vec_orc (vector bool long long, vector bool long long); | | | vector signed long long vec_orc (vector signed long long, vector signed long long); | | | vector unsigned long long vec_orc (vector unsigned long long, vector unsigned long long); | ## Table A-2. Vector Built-In Functions (with Prototypes) (Page 20 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector bool short vec_orc (vector bool short, vector bool short); | | | vector signed short vec_orc (vector signed short, vector signed short); | | | vector unsigned short vec_orc (vector unsigned short, vector unsigned short); | | | vector double vec_orc (vector bool long long, vector double); | | | vector double vec_orc (vector double, vector bool long long); | | | vector double vec_orc (vector double, vector double); | | | vector float vec_orc (vector bool int, vector float); | | | vector float vec_orc (vector float, vector bool int); | | | vector float vec_orc (vector float, vector float); | | VEC_PACK(ARG1, ARG2) | Purpose: Packs information from each element of two vectors into the result vector. Result value: The value of each element of the result vector is taken from the low-order half of the corresponding element of the result of concatenating ARG1 and ARG2. | | | vector bool char vec_pack (vector bool short, vector bool short); | | | vector signed char vec_pack (vector signed short, vector signed short); | | | vector unsigned char vec_pack (vector unsigned short, vector unsigned short); | | | vector bool int vec_pack (vector bool long long, vector bool long long); | | | vector signed int vec_pack (vector signed long long, vector signed long long); | | | vector unsigned int vec_pack (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_pack (vector bool int, vector bool int); | | | vector signed short vec_pack (vector signed int, vector signed int); | | | vector unsigned short vec_pack (vector unsigned int, vector unsigned int); | | | vector float vec_pack (vector double, vector double); | | VEC_PACKPX(ARG1, ARG2) | Purpose: Packs information from each element of two vectors into the result vector. Result value: The value of each element of the result vector is taken from the corresponding element of the result of concatenating ARG1 and ARG2 in the following way: the least-significant bit of the high-order byte is stored into the first bit of the result element; the least-significant 5 bits of each of the remaining bytes are stored into the remaining portion of the result element. | | | vector pixel vec_packpx (vector unsigned int, vector unsigned int); | | VEC_PACKS(ARG1, ARG2) | Purpose: Packs information from each element of two vectors into the result vector, using saturated values. Result value: The value of each element of the result vector is the saturated value of the corresponding element of the result of concatenating ARG1 and ARG2. | | | vector signed char vec_packs (vector signed short, vector signed short); | | | vector unsigned char vec_packs (vector unsigned short, vector unsigned short); | | | vector signed int vec_packs (vector signed long long, vector signed long long); | | | vector unsigned int vec_packs (vector unsigned long long, vector unsigned long long); | | | vector signed short vec_packs (vector signed int, vector signed int); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 21 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | · | vector unsigned short vec_packs (vector unsigned int, vector unsigned int); | | VEC_PACKSU(ARG1, ARG2) | Purpose: Packs information from each element of two vectors into the result vector, using unsigned saturated values. Result value: The value of each element of the result vector is the saturated value of the corresponding element of the result of concatenating ARG1 and ARG2. | | | vector unsigned char vec_packsu (vector signed short, vector signed short); | | | vector unsigned char vec_packsu (vector unsigned short, vector unsigned short); | | | vector unsigned int vec_packsu (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned int vec_packsu (vector unsigned long long, vector unsigned long long); | | | vector unsigned short vec_packsu (vector signed int, vector signed int); | | | vector unsigned short vec_packsu (vector unsigned int, vector unsigned int); | | VEC_PERM(ARG1, ARG2,<br>ARG3) | Purpose: Returns a vector that contains some elements of two vectors, in the order specified by a third vector. Result value: Each byte of the result is selected by using the least-significant 5 bits of the corresponding byte of ARG3 as an index into the concatenated bytes of ARG1 and ARG2. | | | vector bool char vec_perm (vector bool char, vector bool char, vector unsigned char); | | | vector signed char vec_perm (vector signed char, vector signed char, vector unsigned char); | | | vector unsigned char vec_perm (vector unsigned char, vector unsigned char, vector unsigned char); | | | vector bool int vec_perm (vector bool int, vector bool int, vector unsigned char); | | | vector signed int vec_perm (vector signed int, vector signed int, vector unsigned char); | | | vector unsigned int vec_perm (vector unsigned int, vector unsigned int, vector unsigned char); | | Phased in. <sup>a</sup> | vector bool long long vec_perm (vector bool long long, vector bool long long, vector unsigned char); | | | vector signed long long vec_perm (vector signed long long, vector signed long long, vector unsigned char); | | Phased in. <sup>a</sup> | vector unsigned long long vec_perm (vector unsigned long long, vector unsigned long long, vector unsigned char); | | | vector pixel vec_perm (vector pixel, vector pixel, vector unsigned char); | | | vector bool short vec_perm (vector bool short, vector bool short, vector unsigned char); | | | vector signed short vec_perm (vector signed short, vector signed short, vector unsigned char); | | | vector unsigned short vec_perm (vector unsigned short, vector unsigned short, vector unsigned char); | | | vector double vec_perm (vector double, vector double, vector unsigned char); | | | vector float vec_perm (vector float, vector float, vector unsigned char); | | VEC_PERMXOR(ARG1, ARG2,<br>ARG3) | Purpose: Applies a permute and exclusive-OR operation on two vectors of byte elements. Result value: For each i ( $0 \le i < 16$ ), let index1 be bits 0 - 3 and index2 be bits 4 - 7 of byte element i of mask ARG3. Byte element i of the result is set to the exclusive-OR of byte elements index1 of ARG1 and index2 of ARG2. | | Phased in. <sup>a</sup> | vector bool char vec_permxor (vector bool char, vector bool char, vector bool char); | ## Table A-2. Vector Built-In Functions (with Prototypes) (Page 22 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Phased in. <sup>a</sup> | vector unsigned char vec_permxor (vector signed char, vector signed char, vector signed char); | | Phased in. <sup>a</sup> | vector unsigned char vec_permxor (vector unsigned char, vector unsigned char, vector unsigned char); | | VEC_POPCNT(ARG1) | Purpose: Returns a vector containing the number of bits set in each element of the input vector. Result value: The value of each element of the result is the number of bits set in the corresponding input element. | | | vector unsigned char vec_popcnt (vector signed char); | | | vector unsigned char vec_popcnt (vector unsigned char); | | | vector unsigned int vec_popcnt (vector signed int); | | | vector unsigned int vec_popcnt (vector unsigned int); | | | vector unsigned long long vec_popcnt (vector signed long long); | | | vector unsigned long long vec_popcnt (vector unsigned long long); | | | vector unsigned short vec_popcnt (vector signed short); | | | vector unsigned short vec_popcnt (vector unsigned short); | | VEC_RE(ARG1) | Purpose: Returns a vector containing estimates of the reciprocals of the corresponding elements of the given vector. Result value: Each element of the result contains the estimated value of the reciprocal of the corresponding element of ARG1. | | | vector float vec_re (vector float); | | | vector double vec_re (vector double); | | VEC_RECIPDIV(ARG1,ARG2) | Purpose: Returns a vector containing approximations of the division of the corresponding elements of ARG1 b the corresponding elements of ARG2. This implementation provides an implementation-dependent precision, which is commonly within 2 ulps for most of the numeric range expressible by the input operands. This built-in function does not correspond to a single IEEE operation and does not provid the overflow, underflow, and NaN propagation characteristics specified for IEEE division. (Precision may be a function of both the specified target processor model during compilation and the actual processor on which a program is executed.) Result value: Each element of the result vector contains a refined approximation of the division of the corresponding element of ARG1 by the corresponding element of ARG2. | | | vector double vec_recipdiv (vector double, vector double); | | | vector float vec_recipdiv (vector float, vector float); | | VEC_REVB(ARG1) | Purpose: Reverse the bytes of each vector element of a vector. Result value: Returns a vector where each vector element contains the corresponding byte-reversed vector element of the input vector. | | | vector bool char vec_revb (vector bool char); | | | vector signed char vec_revb (vector signed char); | | | vector unsigned char vec_revb (vector unsigned char); | | | vector bool int vec_revb (vector bool int); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 23 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed int vec_revb (vector signed int); | | | vector unsigned int vec_revb (vector unsigned int); | | | vector boolint128 vec_revb (vector boolint128); | | | vector signedint128 vec_revb (vector signedint128); | | | vector unsignedint128 vec_revb (vector unsignedint128); | | | vector bool long long vec_revb (vector bool long long); | | | vector signed long long vec_revb (vector signed long long); | | | vector unsigned long long vec_revb (vector unsigned long long); | | | vector bool short vec_revb (vector bool short); | | | vector signed short vec_revb (vector signed short); | | | vector unsigned short vec_revb (vector unsigned short); | | | vector double vec_revb (vector double); | | | vector float vec_revb (vector float); | | VEC_REVE(ARG1) | Purpose: Reverse the elements of a vector. Result value: Returns a vector with the elements of the input vector in reversed order. | | | vector bool char vec_reve (vector bool char); | | | vector signed char vec_reve (vector signed char); | | | vector unsigned char vec_reve (vector unsigned char); | | | vector bool int vec_reve (vector bool int); | | | vector signed int vec_reve (vector signed int); | | | vector unsigned int vec_reve (vector unsigned int); | | | vector bool long long vec_reve (vector bool long long); | | | vector signed long long vec_reve (vector signed long long); | | | vector unsigned long long vec_reve (vector unsigned long long); | | | vector bool short vec_reve (vector bool short); | | | vector signed short vec_reve (vector signed short); | | | vector unsigned short vec_reve (vector unsigned short); | | | vector double vec_reve (vector double); | | | vector float vec_reve (vector float); | | VEC_RINT(ARG1) | Purpose: Returns a vector containing the floating-point integral values nearest to the values of the corresponding elements of the given vector. Result value: Each element of the result contains the nearest representable floating-point integral value to the value of the corresponding element of ARG1. When an input element value is exactly between two integer values, the result value is selected based on the rounding mode specified by the Floating- | | | Point Rounding Control field (RN) of the FPSCR register. vector double vec_rint (vector double); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 24 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector float vec_rint (vector float); | | VEC_RL(ARG1, ARG2) | Purpose: Rotates each element of a vector left by a given number of bits. Result value: Each element of the result is obtained by rotating the corresponding element of ARG1 left by the | | | number of bits specified by the corresponding element of ARG2. | | | vector signed char vec_rl (vector signed char, vector unsigned char); | | | vector unsigned char vec_rl (vector unsigned char, vector unsigned char); | | | vector signed int vec_rl (vector signed int, vector unsigned int); | | | vector unsigned int vec_rl (vector unsigned int, vector unsigned int); | | | vector signed long long vec_rl (vector signed long long, vector unsigned long long); | | | vector unsigned long long vec_rl (vector unsigned long long, vector unsigned long long); | | | vector signed short vec_rl (vector signed short, vector unsigned short); | | | vector unsigned short vec_rl (vector unsigned short, vector unsigned short); | | VEC_ROUND(ARG1) | Purpose: Returns a vector containing the rounded values of the corresponding elements of the given vecto Result value: Each element of the result contains the value of the corresponding element of ARG1, rounded to nearest representable floating-point integer, using IEEE round-to-nearest rounding. Note: This function might not follow the strict operation definition of the resolution of a tie during | | | round if the -qstrict=nooperationprecision compiler option is specified. | | Phased in. <sup>a</sup> | vector double vec_round (vector double); | | | vector float vec_round (vector float); | | VEC_RSQRT(ARG1) | Purpose: Returns a vector containing a refined approximation of the reciprocal square roots of the corresponding elements of the given vector. This function provides an implementation-dependent greater presion than VEC_RSQRTE. Result value: Each element of the result contains a refined approximation of the reciprocal square root of the cosponding element of ARG1. | | | vector double vec_rsqrt (vector double); | | | vector float vec_rsqrt (vector float); | | VEC_RSQRTE(ARG1) | Purpose: Returns a vector containing estimates of the reciprocal square roots of the corresponding elements the given vector. Result value: Each element of the result contains the estimated value of the reciprocal square root of the corresponding element of ARG1. | | | vector double vec_rsqrte (vector double); | | | vector float vec_rsqrte (vector float); | | C_SEL(ARG1, ARG2, ARG3) | Purpose: Returns a vector containing the value of either ARG1 or ARG2 depending on the value of ARG3. Result value: Each bit of the result vector has the value of the corresponding bit of ARG1 if the corresponding bit ARG3 is 0, or the value of the corresponding bit of ARG2 otherwise. | Table A-2. Vector Built-In Functions (with Prototypes) (Page 25 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector bool char vec_sel (vector bool char, vector bool char, vector bool char); | | | vector bool char vec_sel (vector bool char, vector bool char, vector unsigned char); | | | vector signed char vec_sel (vector signed char, vector signed char, vector bool char); | | | vector signed char vec_sel (vector signed char, vector signed char, vector unsigned char); | | | vector unsigned char vec_sel (vector unsigned char, vector unsigned char, vector bool char); | | | vector unsigned char vec_sel (vector unsigned char, vector unsigned char, vector unsigned char); | | | vector bool int vec_sel (vector bool int, vector bool int, vector bool int); | | | vector bool int vec_sel (vector bool int, vector bool int, vector unsigned int); | | | vector signed int vec_sel (vector signed int, vector signed int, vector bool int); | | | vector signed int vec_sel (vector signed int, vector signed int, vector unsigned int); | | | vector unsigned int vec_sel (vector unsigned int, vector unsigned int, vector bool int); | | | vector unsigned int vec_sel (vector unsigned int, vector unsigned int, vector unsigned int); | | | vector bool long long vec_sel (vector bool long long, vector bool long long, vector bool long long); | | | vector bool long long vec_sel (vector bool long long, vector bool long long, vector unsigned long long) | | | vector signed long long vec_sel (vector signed long long, vector signed long long, vector bool long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_sel (vector unsigned long long, vector unsigned long long, vector boo long long); | | | vector bool short vec_sel (vector bool short, vector bool short, vector bool short); | | | vector bool short vec_sel (vector bool short, vector bool short, vector unsigned short); | | | vector signed short vec_sel (vector signed short, vector signed short, vector bool short); | | | vector signed short vec_sel (vector signed short, vector signed short, vector unsigned short); | | | vector unsigned short vec_sel (vector unsigned short, vector unsigned short, vector bool short); | | | vector unsigned short vec_sel (vector unsigned short, vector unsigned short, vector unsigned short) | | | vector double vec_sel (vector double, vector double, vector bool long long); | | | vector double vec_sel (vector double, vector double, vector unsigned long); | | | vector float vec_sel (vector float, vector float, vector bool int); | | | vector float vec_sel (vector float, vector float, vector unsigned int); | | VEC_SIGNED(ARG1) | Purpose: Converts a vector of floating-point numbers to a vector of signed integers. Result value: Target elements are obtained by converting the respective source elements to signed integers. | | | vector signed int vec_signed (vector float); | | | vector signed long long vec_signed (vector double); | | VEC_SIGNED2(ARG1, ARG2) | Purpose: Converts a vector of floating-point numbers to vector of signed integers. Result value: Target elements are obtained by converting the source elements to the signed integers as follows: Target elements 0 and 1 from source 0 Target elements 2 and 3 from source 1 | Table A-2. Vector Built-In Functions (with Prototypes) (Page 26 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed int vec_signed2 (vector double, vector double); | | VEC_SIGNEDE(ARG1) | Purpose: Converts an input vector to a vector of signed integers. Result value: The even target elements are obtained by converting the source elements to signed integers as follows: Target elements 0 and 2 contain the converted values of the input vector. | | | vector signed int vec_signede (vector double); | | VEC_SIGNEDO(ARG1) | Purpose: Converts an input vector to a vector of signed integers. Result value: The odd target elements are obtained by converting the source elements to signed integers as follows: Target elements 1 and 3 contain the converted values of the input vector. | | | vector signed int vec_signedo (vector double); | | VEC_SL(ARG1, ARG2) | Purpose: Performs a left shift for each element of a vector. Result value: Each element of the result vector is the result of left shifting the corresponding element of ARG1 by the number of bits specified by the value of the corresponding element of ARG2, modulo the number of bits in the element. The bits that are shifted out are replaced by zeros. | | | vector signed char vec_sl (vector signed char, vector unsigned char); | | | vector unsigned char vec_sl (vector unsigned char, vector unsigned char); | | | vector signed int vec_sl (vector signed int, vector unsigned int); | | | vector unsigned int vec_sl (vector unsigned int, vector unsigned int); | | | vector signed long long vec_sl (vector signed long long, vector unsigned long long); | | | vector unsigned long long vec_sl (vector unsigned long long, vector unsigned long long); | | | vector signed short vec_sl (vector signed short, vector unsigned short); | | | vector unsigned short vec_sl (vector unsigned short, vector unsigned short); | | VEC_SLD(ARG1, ARG2, ARG3) | Purpose: Left shifts two concatenated vectors by a given number of bytes. Result value: The result is the most-significant 16 bytes obtained by concatenating ARG1 and ARG2 and shifting left by the number of bytes specified by ARG3, which should be in the range 0 - 15. | | | vector bool char vec_sld (vector bool char, vector bool char, const int); | | | vector signed char vec_sld (vector signed char, vector signed char, const int); | | | vector unsigned char vec_sld (vector unsigned char, vector unsigned char, const int); | | | vector bool int vec_sld (vector bool int, vector bool int, const int); | | | vector signed int vec_sld (vector signed int, vector signed int, const int); | | | vector unsigned int vec_sld (vector unsigned int, vector unsigned int, const int); | | Phased in. <sup>a</sup> | vector bool long long vec_sld (vector bool long long, vector bool long long, const int); | | Phased in. <sup>a</sup> | vector signed long long vec_sld (vector signed long long, vector signed long long, const int); | | Phased in. <sup>a</sup> | vector unsigned long long vec_sld (vector unsigned long long, vector unsigned long long, const int); | | | 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | Table A-2. Vector Built-In Functions (with Prototypes) (Page 27 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector pixel vec_sld (vector pixel, vector pixel, const int); | | | vector bool short vec_sld (vector bool short, vector bool short, const int); | | | vector signed short vec_sld (vector signed short, vector signed short, const int); | | | vector unsigned short vec_sld (vector unsigned short, vector unsigned short, const int); | | | vector float vec_sld (vector float, vector float, const int); | | VEC_SLDW(ARG1, ARG2,<br>ARG3) | Purpose: Returns a vector obtained by shifting left the concatenated input vectors by the number of specified words. Result value: The value of each element is set to the value of an input element of the concatenated vectors ARG1 and ARG2, with the word offset to its right <sup>1</sup> specified by ARG3, which should be in the range 0 - 3. 1. A shift left picks values from the right. | | | vector signed char vec_sldw (vector signed char, vector signed char, const int); | | | vector unsigned char vec_sldw (vector unsigned char, vector unsigned char, const int); | | | vector signed int vec_sldw (vector signed int, vector signed int, const int); | | | vector unsigned int vec_sldw (vector unsigned int, vector unsigned int, const int); | | | vector signed long long vec_sldw (vector signed long long, vector signed long long, const int); | | | vector unsigned long long vec_sldw (vector unsigned long long, vector unsigned long long, const int); | | | vector signed short vec_sldw (vector signed short, vector signed short, const int); | | | vector unsigned short vec_sldw (vector unsigned short, vector unsigned short, const int); | | VEC_SLL(ARG1, ARG2) | Purpose: Left shifts a vector by a given number of bits. Result value: The result is the contents of ARG1, shifted left by the number of bits specified by the three least-significant bits of ARG2. The bits that are shifted out are replaced by zeros. | | | vector bool char vec_sll (vector bool char, vector unsigned char); | | | vector bool char vec_sll (vector bool char, vector unsigned int); | | | vector bool char vec_sll (vector bool char, vector unsigned short); | | | vector signed char vec_sll (vector signed char, vector unsigned char); | | | vector signed char vec_sll (vector signed char, vector unsigned int); | | | vector signed char vec_sll (vector signed char, vector unsigned short); | | | vector unsigned char vec_sll (vector unsigned char, vector unsigned char); | | | vector unsigned char vec_sll (vector unsigned char, vector unsigned int); | | | vector unsigned char vec_sll (vector unsigned char, vector unsigned short); | | | vector bool int vec_sll (vector bool int, vector unsigned char); | | | vector bool int vec_sll (vector bool int, vector unsigned int); | | | vector bool int vec_sll (vector bool int, vector unsigned short); | | | vector signed int vec_sll (vector signed int, vector unsigned char); | | | vector signed int vec_sll (vector signed int, vector unsigned int); | | | vector signed int vec_sll (vector signed int, vector unsigned short); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 28 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector unsigned int vec_sll (vector unsigned int, vector unsigned char); | | | vector unsigned int vec_sll (vector unsigned int, vector unsigned int); | | | vector unsigned int vec_sll (vector unsigned int, vector unsigned short); | | Phased in. <sup>a</sup> | vector bool long long vec_sll (vector bool long long, vector unsigned char); | | Phased in. <sup>a</sup> | vector bool long long vec_sll (vector bool long long, vector unsigned long long); | | Phased in. <sup>a</sup> | vector bool long long vec_sll (vector bool long long, vector unsigned short); | | Phased in. <sup>a</sup> | vector signed long long vec_sll (vector signed long long, vector unsigned char); | | Phased in. <sup>a</sup> | vector signed long long vec_sll (vector signed long long, vector unsigned long long); | | Phased in. <sup>a</sup> | vector signed long long vec_sll (vector signed long long, vector unsigned short); | | Phased in. <sup>a</sup> | vector unsigned long long vec_sll (vector unsigned long long, vector unsigned char); | | Phased in. <sup>a</sup> | vector unsigned long long vec_sll (vector unsigned long long, vector unsigned long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_sll (vector unsigned long long, vector unsigned short); | | | vector pixel vec_sll (vector pixel, vector unsigned char); | | | vector pixel vec_sll (vector pixel, vector unsigned int); | | | vector pixel vec_sll (vector pixel, vector unsigned short); | | | vector bool short vec_sll (vector bool short, vector unsigned char); | | | vector bool short vec_sll (vector bool short, vector unsigned int); | | | vector bool short vec_sll (vector bool short, vector unsigned short); | | | vector signed short vec_sll (vector signed short, vector unsigned char); | | | vector signed short vec_sll (vector signed short, vector unsigned int); | | | vector signed short vec_sll (vector signed short, vector unsigned short); | | | vector unsigned short vec_sll (vector unsigned short, vector unsigned char); | | | vector unsigned short vec_sll (vector unsigned short, vector unsigned int); | | | vector unsigned short vec_sll (vector unsigned short, vector unsigned short); | | VEC_SLO(ARG1, ARG2) | Purpose: Left shifts a vector by a given number of bytes (octets). Result value: The result is the contents of ARG1, shifted left by the number of bytes specified by the most significant nibble of the least significant byte <sup>1</sup> of ARG2. The bits that are shifted out are replaced by zeros. 1. That is, by little-endian bits 7- 5 or big-endian bits 121 - 124. | | | vector signed char vec_slo (vector signed char, vector signed char); | | | vector signed char vec_slo (vector signed char, vector unsigned char); | | | vector unsigned char vec_slo (vector unsigned char, vector signed char); | | | vector unsigned char vec_slo (vector unsigned char, vector unsigned char); | | | vector signed int vec_slo (vector signed int, vector signed char); | | | vector signed int vec_slo (vector signed int, vector unsigned char); | | | vector unsigned int vec_slo (vector unsigned int, vector signed char); | | | vector unsigned int vec_slo (vector unsigned int, vector unsigned char); | | | | Table A-2. Vector Built-In Functions (with Prototypes) (Page 29 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed long long vec_slo (vector signed long long, vector signed char); | | | vector signed long long vec_slo (vector signed long long, vector unsigned char); | | | vector unsigned long long vec_slo (vector unsigned long long, vector signed char); | | | vector unsigned long long vec_slo (vector unsigned long long, vector unsigned char); | | | vector pixel vec_slo (vector pixel, vector signed char); | | | vector pixel vec_slo (vector pixel, vector unsigned char); | | | vector signed short vec_slo (vector signed short, vector signed char); | | | vector signed short vec_slo (vector signed short, vector unsigned char); | | | vector unsigned short vec_slo (vector unsigned short, vector signed char); | | | vector unsigned short vec_slo (vector unsigned short, vector unsigned char); | | | vector float vec_slo (vector float, vector signed char); | | | vector float vec_slo (vector float, vector unsigned char); | | VEC_SPLAT(ARG1, ARG2) | Purpose: Returns a vector that has all of its elements set to a given value. Result value: The value of each element of the result is the value of the element of ARG1 specified by ARG2, which should be an element number less than the number of elements supported for the respective ARG1 type. | | | vector bool char vec_splat (vector bool char, const int); | | | vector signed char vec_splat (vector signed char, const int); | | | vector unsigned char vec_splat (vector unsigned char, const int); | | | vector bool int vec_splat (vector bool int, const int); | | | vector signed int vec_splat (vector signed int, const int); | | | vector unsigned int vec_splat (vector unsigned int, const int); | | Phased in. <sup>a</sup> | vector bool long long vec_splat (vector bool long long, const int); | | | vector signed long long vec_splat (vector signed long long, const int); | | | vector unsigned long long vec_splat (vector unsigned long long, const int); | | | vector pixel vec_splat (vector pixel, const int); | | | vector bool short vec_splat (vector bool short, const int); | | | vector signed short vec_splat (vector signed short, const int); | | | vector unsigned short vec_splat (vector unsigned short, const int); | | Phased in. <sup>a</sup> | vector double vec_splat (vector double, const int); | | | vector float vec_splat (vector float, const int); | | VEC_SPLAT_S8(ARG1) | Purpose: Returns a vector with all elements equal to the given value. Result value: The bit pattern of ARG1 is interpreted as a signed value. Each element of the result is given this value. | | | vector signed char vec_splat_s8 (const int); | | | | Table A-2. Vector Built-In Functions (with Prototypes) (Page 30 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_SPLAT_S16(ARG1) | Purpose: Returns a vector with all elements equal to the given value. Result value: Each element of the result has the value of ARG1. | | | vector signed short vec_splat_s16 (const int); | | VEC_SPLAT_S32(ARG1) | Purpose: Returns a vector with all elements equal to the given value. Result value: Each element of the result has the value of ARG1. | | | vector signed int vec_splat_s32 (const int); | | VEC_SPLAT_U8(ARG1) | Purpose: Returns a vector with all elements equal to the given value. Result value: The bit pattern of ARG1 is interpreted as an unsigned value. Each element of the result is given the value. | | | vector unsigned char vec_splat_u8 (const int); | | VEC_SPLAT_U16(ARG1) | Purpose: Returns a vector with all elements equal to the given value. Result value: The bit pattern of ARG1 is interpreted as an unsigned value. Each element of the result is given the value. | | | vector unsigned short vec_splat_u16 (const int); | | VEC_SPLAT_U32(ARG1) | Purpose: Returns a vector with all elements equal to the given value. Result value: The bit pattern of ARG1 is interpreted as an unsigned value. Each element of the result is given to value. | | | vector unsigned int vec_splat_u32 (const int); | | VEC_SPLATS(ARG1) | Purpose: Returns a vector with the value of each element set to ARG1. Result value: Each element of the result is set to the value of the scalar input parameter. | | | vector signed char vec_splats (signed char); | | | vector unsigned char vec_splats (unsigned char); | | | vector signed int vec_splats (signed int); | | | vector unsigned int vec_splats (unsigned int); | | | vector signedint128 vec_splats (signedint128); | | | vector unsignedint128 vec_splats (unsignedint128); | | | vector signed long long vec_splats (signed long long); | | | vector unsigned long long vec_splats (unsigned long long); | | | vector signed short vec_splats (signed short); | | | vector unsigned short vec_splats (unsigned short); | | | vector double vec_splats (double); | | | · | Table A-2. Vector Built-In Functions (with Prototypes) (Page 31 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector float vec_splats (float); | | VEC_SQRT(ARG1) | Purpose: Returns a vector containing the square root of each element in the given vector. Result value: Each element of the result vector is the square root of the corresponding element of ARG1. | | | vector double vec_sqrt (vector double); | | | vector float vec_sqrt (vector float); | | VEC_SR(ARG1,ARG2) | Purpose: Performs a logical right shift for each element of a vector. Result value: Each element of the result vector is the result of logically right shifting the corresponding element of ARG1 by the number of bits specified by the value of the corresponding element of ARG2, modulo the number of bits in the element. The bits that are shifted out are replaced by zeros. | | | vector signed char vec_sr (vector signed char, vector unsigned char); | | | vector unsigned char vec_sr (vector unsigned char, vector unsigned char); | | | vector signed int vec_sr (vector signed int, vector unsigned int); | | | vector unsigned int vec_sr (vector unsigned int, vector unsigned int); | | | vector signed long long vec_sr (vector signed long long, vector unsigned long long); | | | vector unsigned long long vec_sr (vector unsigned long long, vector unsigned long long); | | | vector signed short vec_sr (vector signed short, vector unsigned short); | | | vector unsigned short vec_sr (vector unsigned short, vector unsigned short); | | VEC_SRA(ARG1, ARG2) | Purpose: Performs an algebraic right shift for each element of a vector. Result value: Each element of the result vector is the result of algebraically right shifting the corresponding element of ARG1 by the number of bits specified by the value of the corresponding element of ARG2, modulo the number of bits in the element. The bits that are shifted out are replaced by copies of the most-significant bit of the element of ARG1. | | | vector signed char vec_sra (vector signed char, vector unsigned char); | | | vector unsigned char vec_sra (vector unsigned char, vector unsigned char); | | | vector signed int vec_sra (vector signed int, vector unsigned int); | | | vector unsigned int vec_sra (vector unsigned int, vector unsigned int); | | | vector signed long long vec_sra (vector signed long long, vector unsigned long long); | | | vector unsigned long long vec_sra (vector unsigned long long, vector unsigned long long); | | | vector signed short vec_sra (vector signed short, vector unsigned short); | | | vector unsigned short vec_sra (vector unsigned short, vector unsigned short); | | VEC_SRL(ARG1, ARG2) | Purpose: Right shifts a vector by a given number of bits. Result value: The result is the contents of ARG1, shifted right by the number of bits specified by the 3 least-significant bits of ARG2. The bits that are shifted out are replaced by zeros. | | | vector signed char vec_srl (vector signed char, vector unsigned char); | | | vector signed char vec_srl (vector signed char, vector unsigned int); | **Advance** Table A-2. Vector Built-In Functions (with Prototypes) (Page 32 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed char vec_srl (vector signed char, vector unsigned short); | | | vector unsigned char vec_srl (vector unsigned char, vector unsigned char); | | | vector unsigned char vec_srl (vector unsigned char, vector unsigned int); | | | vector unsigned char vec_srl (vector unsigned char, vector unsigned short); | | | vector signed int vec_srl (vector signed int, vector unsigned char); | | | vector signed int vec_srl (vector signed int, vector unsigned int); | | | vector signed int vec_srl (vector signed int, vector unsigned short); | | | vector unsigned int vec_srl (vector unsigned int, vector unsigned char); | | | vector unsigned int vec_srl (vector unsigned int, vector unsigned int); | | | vector unsigned int vec_srl (vector unsigned int, vector unsigned short); | | Phased in. <sup>a</sup> | vector signed long long vec_srl (vector signed long long, vector unsigned char); | | Phased in. <sup>a</sup> | vector signed long long vec_srl (vector signed long long, vector unsigned long long); | | Phased in. <sup>a</sup> | vector signed long long vec_srl (vector signed long long, vector unsigned short); | | Phased in. <sup>a</sup> | vector unsigned long long vec_srl (vector unsigned long long, vector unsigned char); | | Phased in. <sup>a</sup> | vector unsigned long long vec_srl (vector unsigned long long, vector unsigned long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_srl (vector unsigned long long, vector unsigned short); | | | vector pixel vec_srl (vector pixel, vector unsigned char); | | | vector pixel vec_srl (vector pixel, vector unsigned int); | | | vector pixel vec_srl (vector pixel, vector unsigned short); | | | vector signed short vec_srl (vector signed short, vector unsigned char); | | | vector signed short vec_srl (vector signed short, vector unsigned int); | | | vector signed short vec_srl (vector signed short, vector unsigned short); | | | vector unsigned short vec_srl (vector unsigned short, vector unsigned char); | | | vector unsigned short vec_srl (vector unsigned short, vector unsigned int); | | | vector unsigned short vec_srl (vector unsigned short, vector unsigned short); | | VEC_SRO(ARG1, ARG2) | Purpose: Right shifts a vector by a given number of bytes (octets). Result value: The result is the contents of ARG1, shifted right by the number of bytes specified by bits 121 - 124 ARG2. The bits that are shifted out are replaced by zeros. | | | vector signed char vec_sro (vector signed char, vector signed char); | | | vector signed char vec_sro (vector signed char, vector unsigned char); | | | vector unsigned char vec_sro (vector unsigned char, vector signed char); | | | vector unsigned char vec_sro (vector unsigned char, vector unsigned char); | | | vector signed int vec_sro (vector signed int, vector signed char); | | | vector signed int vec_sro (vector signed int, vector unsigned char); | | | vector unsigned int vec_sro (vector unsigned int, vector signed char); | | | vector unsigned int vec_sro (vector unsigned int, vector unsigned char); | Table A-2. Vector Built-In Functions (with Prototypes) (Page 33 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Phased in. <sup>a</sup> | vector signed long long vec_sro (vector signed long long, vector signed char); | | Phased in. <sup>a</sup> | vector signed long long vec_sro (vector signed long long, vector unsigned char); | | Phased in. <sup>a</sup> | vector unsigned long long vec_sro (vector unsigned long long, vector signed char); | | Phased in. <sup>a</sup> | vector unsigned long long vec_sro (vector unsigned long long, vector unsigned char); | | | vector pixel vec_sro (vector pixel, vector signed char); | | | vector pixel vec_sro (vector pixel, vector unsigned char); | | | vector signed short vec_sro (vector signed short, vector signed char); | | | vector signed short vec_sro (vector signed short, vector unsigned char); | | | vector unsigned short vec_sro (vector unsigned short, vector signed char); | | | vector unsigned short vec_sro (vector unsigned short, vector unsigned char); | | | vector float vec_sro (vector float, vector signed char); | | | vector float vec_sro (vector float, vector unsigned char); | | VEC_SUB(ARG1, ARG2) | Purpose: Returns a vector containing the result of subtracting each element of ARG2 from the correspond element of ARG1. This function emulates the operation on long long vectors. Result value: The value of each element of the result is the result of subtracting the value of the corresponding ment of ARG2 from the value of the corresponding element of ARG1. The arithmetic is modular integer vectors. | | | vector signed char vec_sub (vector signed char, vector signed char); | | | vector unsigned char vec_sub (vector unsigned char, vector unsigned char); | | | vector signed int vec_sub (vector signed int, vector signed int); | | | vector unsigned int vec_sub (vector unsigned int, vector unsigned int); | | | vector signedint128 vec_sub (vector signedint128, vector signedint128); | | | vector unsignedint128 vec_sub (vector unsignedint128, vector unsignedint128); | | | vector signed long long vec_sub (vector signed long long, vector signed long long); | | | vector unsigned long long vec_sub (vector unsigned long long, vector unsigned long long); | | | vector signed short vec_sub (vector signed short, vector signed short); | | | vector unsigned short vec_sub (vector bool short, vector unsigned short); | | | vector unsigned short vec_sub (vector bool short, vector unsigned short); vector unsigned short vec_sub (vector unsigned short, vector bool short); | | | vector unsigned short vec_sub (vector unsigned short, vector unsigned short); | | | vector double vec_sub (vector double, vector double); | | | vector double vec_sub (vector double, vector double), vector float vec_sub (vector float, vector float); | | VEC SUBC(ABC1 ABC0) | | | VEC_SUBC(ARG1, ARG2) | Purpose: Returns a vector containing the carry produced by subtracting each set of corresponding elemen the given vectors. Result value: The value of each element of the result is the value of the carry produced by subtracting the value the corresponding element of ARG2 from the value of the corresponding element of ARG1. The vis 0 if a borrow occurred, or 1 if no borrow occurred. | | | vector signed int vec_subc (vector signed int, vector signed int); | # Table A-2. Vector Built-In Functions (with Prototypes) (Page 34 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector unsigned int vec_subc (vector unsigned int, vector unsigned int); | | | vector signedint128 vec_subc (vector signedint128, vector signedint128); | | | vector unsignedint128 vec_subc (vector unsignedint128, vector unsignedint128); | | VEC_SUBE(ARG1, ARG2,<br>ARG3) | Purpose: Returns a vector containing the result of adding each set of corresponding elements of ARG1 and ARG2 with a carry (having either values of 0 or 1) specified as the ARG3 vector. Result value: The value of each element of the result is produced by adding the corresponding elements of ARG1 and ARG2 and a carry specified in ARG3 (1 if there is a carry, 0 otherwise). | | | vector signed int vec_sube (vector signed int, vector signed int, vector signed int); | | | vector unsigned int vec_sube (vector unsigned int, vector unsigned int, vector unsigned int); | | | vector signedint128 vec_sube (vector signedint128, vector signedint128); | | | vector unsignedint128 vec_sube (vector unsignedint128, vector unsignedint128); | | VEC_SUBEC(ARG1, ARG2,<br>ARG3) | Purpose: Returns a vector containing the carry produced by adding each set of corresponding elements of ARG1 and ARG2 with a carry (having either values of 0 or 1) specified in ARG3 vector. Result value: The value of each element of the result is the carry produced by adding the corresponding elements of ARG1 and ARG2 and a carry specified in ARG3 (1 if there is a carry, 0 otherwise). | | | vector signed int vec_subec (vector signed int, vector signed int, vector signed int); | | | vector unsigned int vec_subec (vector unsigned int, vector unsigned int, vector unsigned int); | | | vector signedint128 vec_subec (vector signedint128, vector signedint128); | | | vector unsignedint128 vec_subec (vector unsignedint128, vector unsignedint128); | | VEC_SUBS(ARG1, ARG2) | Purpose: Returns a vector containing the saturated differences of each set of corresponding elements of the given vectors. Result value: The value of each element of the result is the saturated result of subtracting the value of the corresponding element of ARG2 from the value of the corresponding element of ARG1. | | | vector signed char vec_subs (vector signed char, vector signed char); | | | vector unsigned char vec_subs (vector unsigned char, vector unsigned char); | | | vector signed int vec_subs (vector signed int, vector signed int); | | | vector unsigned int vec_subs (vector unsigned int, vector unsigned int); | | | vector signed short vec_subs (vector signed short, vector signed short); | | | vector unsigned short vec_subs (vector unsigned short, vector unsigned short); | | | | Table A-2. Vector Built-In Functions (with Prototypes) (Page 35 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_SUM2S(ARG1, ARG2) | Purpose: Returns a vector containing the results of performing a sum-across-doublewords vector operation on the given vectors. Result value: The first and third element of the result are 0. The second element of the result contains the saturated sum of the first and second elements of ARG1 and the second element of ARG2. The fourth element of the result contains the saturated sum of the third and fourth elements of ARG1 and the fourth element of ARG2. | | | vector signed int vec_sum2s (vector signed int, vector signed int); | | VEC_SUM4S(ARG1, ARG2) | Purpose: Returns a vector containing the results of performing a sum-across-words vector operation on the given vectors. Result value: Assume that the elements of each vector are numbered beginning with 0. If ARG1 is a vector signed char vector or a vector unsigned char vector, then let m be 4. Otherwise, let m be 2. For each element n of the result vector, the value is obtained by adding elements mn through mn+m-1 of ARG1 and element n of ARG2 using saturated addition. | | | vector signed int vec_sum4s (vector signed char, vector signed int); | | | vector signed int vec_sum4s (vector signed short, vector signed int); | | | vector unsigned int vec_sum4s (vector unsigned char, vector unsigned int); | | VEC_SUMS(ARG1, ARG2) | Purpose: Returns a vector containing the results of performing a sum across vector operation on the given vectors. Result value: The first three elements of the result are 0. The fourth element is the saturated sum of all the elements of ARG1 and the fourth element of ARG2. | | | vector signed int vec_sums (vector signed int, vector signed int); | | VEC_TRUNC(ARG1) | Purpose: Returns a vector containing the truncated values of the corresponding elements of the given vector. Result value: Each element of the result contains the value of the corresponding element of ARG1, truncated to an integral value. | | | vector double vec_trunc (vector double); | | | vector float vec_trunc (vector float); | | VEC_UNPACKH(ARG1) | Purpose: Unpacks the most-significant ("high") half of a vector into a vector with larger elements. Result value: If ARG1 is an integer vector, the value of each element of the result is the value of each element of the most-significant half of ARG1. If ARG1 is a pixel vector, the value of each element of the result is taken from the corresponding element of the most-significant half of ARG1 as follows: • All bits in the first byte of the element of the result are set to the value of the first bit of the element of ARG1. • The least-significant 5 bits of the second byte of the element of the result are set to the value of the next 5 bits in the element of ARG1. • The least-significant 5 bits of the third byte of the element of the result are set to the value of the next 5 bits in the element of ARG1. • The least-significant 5 bits of the fourth byte of the element of the result are set to the value of the next 5 bits in the element of ARG1. | | | vector signed int vec_unpackh (vector signed short); | | | vector signed int vec_unipackin (vector signed short), | # Table A-2. Vector Built-In Functions (with Prototypes) (Page 36 of 39) | Description of Vector Built-In Functions (with Prototypes) | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | vector unsigned int vec_unpackh (vector pixel); | | vector bool long long vec_unpackh (vector bool int); | | vector signed long long vec_unpackh (vector signed int); | | vector bool short vec_unpackh (vector bool char); | | vector signed short vec_unpackh (vector signed char); | | vector double vec_unpackh (vector float); | | Purpose: Unpacks the least-significant ("low") half of a vector into a vector with larger elements. Result value: If ARG1 is an integer vector, the value of each element of the result is the value of the corresponding element of the least-significant half of ARG1. If ARG1 is a pixel vector, the value of each element of the result is taken from the corresponding element of the least-significant half of ARG1 as follows: • All bits in the first byte of the element of the result are set to the value of the first bit of the element of ARG1. • The least-significant 5 bits of the second byte of the element of the result are set to the value of the next 5 bits in the element of ARG1. • The least-significant 5 bits of the third byte of the element of the result are set to the value of the next 5 bits in the element of ARG1. | | vector bool int vec_unpackl (vector bool short); | | vector signed int vec_unpackl (vector signed short); | | vector unsigned int vec_unpackl (vector pixel); | | vector signed long long vec_unpackl (vector signed int); | | vector unsigned long long vec_unpackl (vector bool int); | | vector bool short vec_unpackl (vector bool char); | | vector signed short vec_unpackl (vector signed char); | | vector double vec_unpackl (vector float); | | Purpose: Converts a vector of double-precision numbers to a vector of unsigned integers. Result value: Target elements are obtained by converting the respective source elements to unsigned integers. | | vector unsigned int vec_unsigned (vector float); | | vector unsigned long long vec_unsigned (vector double); | | Purpose: Converts a vector of double-precision numbers to a vector of unsigned integers. Result value: Target elements are obtained by converting the source elements to the unsigned integers as follows: • Target elements 0 and 1 from source 0 • Target elements 2 and 3 from source 1 | | vector unsigned int vec_unsigned2 (vector double, vector double); | | | Table A-2. Vector Built-In Functions (with Prototypes) (Page 37 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_UNSIGNEDE(ARG1) | Purpose: Converts an input vector to a vector of unsigned integers. Result value: The even target elements are obtained by converting the source elements to unsigned integers as follows: | | | Target elements 0 and 2 contain the converted values of the input vector. | | \/50 | vector unsigned int vec_unsignede (vector double); | | VEC_UNSIGNEDO(ARG1) | Purpose: Converts an input vector to a vector of unsigned integers. Result value: The odd target elements are obtained by converting the source elements to unsigned integers as fo lows: Target elements 1 and 3 contain the converted values of the input vector. | | | vector unsigned int vec_unsignedo (vector double); | | VEC_XL(ARG1, ARG2) | Purpose: | | , | Loads a 16-byte vector from the memory address specified by the displacement and the pointer. Result value: This function adds the displacement and the pointer R-value to obtain the address for the load operation. | | | Important Note: For languages that support built-in methods for pointer dereferencing, such as the C/C++ pointer dereference * and array access [] operators, use of the native operators is encouraged and use of the vec_xl intrinsic is discouraged. | | | vector signed char vec_xl (long long, signed char *); | | | vector unsigned char vec_xl (long long, unsigned char *); | | | vector signed int vec_xl (long long, signed int *); | | | vector unsigned int vec_xl (long long, unsigned int *); | | | vector signedint128 vec_xl (long long, signedint128 *); | | | vector unsignedint128 vec_xl (long long, unsignedint128 *); | | | vector signed long long vec_xl (long long, signed long long *); | | | vector unsigned long long vec_xl (long long, unsigned long long *); | | | vector signed short vec_xl (long long, signed short *); | | | vector unsigned short vec_xl (long long, unsigned short *); | | | vector double vec_xl (long long, double *); | | | vector float vec_xl (long long, float *); | | VEC_XL_BE(ARG1. ARG2) | Purpose: In little-endian environments, loads the elements of the 16-byte vector ARG1 starting with the highes numbered element at the memory address specified by the displacement ARG1 and the pointer ARG2. In big-endian environments, this operator performs the same operation as VEC_XL. Result value: In little-endian mode, loads the elements of the vector in sequential order, with the highest numbere | | | element loaded from the lowest data address and the lowest numbered element of the vector at the highest address. All elements are loaded in little-endian data format. This function adds the displacement and the pointer R-value to obtain the address for the load operation. It does not truncate the affected address to a multiple of 16 bytes. | | | vector signed char vec_xl_be (long long, signed char *); | | | vector unsigned char vec_xl_be (long long, unsigned char *); | # Table A-2. Vector Built-In Functions (with Prototypes) (Page 38 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed int vec_xl_be (long long, signed int *); | | | vector unsigned int vec_xl_be (long long, unsigned int *); | | | vector signedint128 vec_xl_be (long long, signedint128 *); | | | vector unsignedint128 vec_xl_be (long long, unsignedint128 *); | | | vector signed long long vec_xl_be (long long, signed long long *); | | | vector unsigned long long vec_xl_be (long long, unsigned long long *); | | | vector signed short vec_xl_be (long long, signed short *); | | | vector unsigned short vec_xl_be (long long, unsigned short *); | | | vector double vec_xl_be (long long, double *); | | | vector float vec_xl_be (long long, float *); | | VEC_XOR(ARG1, ARG2) | Purpose: Performs a bitwise XOR of the given vectors. Result value: The result is the bitwise XOR of ARG1 and ARG2. | | | vector bool char vec_xor (vector bool char, vector bool char); | | | vector signed char vec_xor (vector signed char, vector signed char); | | | vector unsigned char vec_xor (vector unsigned char, vector unsigned char); | | | vector bool int vec_xor (vector bool int, vector bool int); | | | vector signed int vec_xor (vector signed int, vector signed int); | | | vector unsigned int vec_xor (vector unsigned int, vector unsigned int); | | | vector bool long long vec_xor (vector bool long long, vector bool long long); | | Phased in. <sup>a</sup> | vector signed long long vec_xor (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_xor (vector unsigned long long, vector unsigned long long); | | | vector bool short vec_xor (vector bool short, vector bool short); | | | vector signed short vec_xor (vector signed short, vector signed short); | | | vector unsigned short vec_xor (vector unsigned short, vector unsigned short); | | | vector double vec_xor (vector bool long long, vector double); | | | vector double vec_xor (vector double, vector bool long long); | | | vector double vec_xor (vector double, vector double); | | | vector float vec_xor (vector bool int, vector float); | | | vector float vec_xor (vector float, vector bool int); | | | vector float vec_xor (vector float, vector float); | | VEC_XST(ARG1, ARG2, ARG3) | - , , , , , , | | | C/C++ pointer dereference * and array access [] operators, use of the native operators is encouraged and use of the vec_xl intrinsic is discouraged. | Table A-2. Vector Built-In Functions (with Prototypes) (Page 39 of 39) | Group | Description of Vector Built-In Functions (with Prototypes) | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | void vec_xst (vector signed char, long long, signed char *); | | | void vec_xst (vector unsigned char, long long, unsigned char *); | | | void vec_xst (vector signed int, long long, signed int *); | | | void vec_xst (vector unsigned int, long long, unsigned int *); | | | void vec_xst (vector signedint128, long long, signedint128 *); | | | void vec_xst (vector unsignedint128, long long, unsignedint128 *); | | | void vec_xst (vector signed long long, long long, signed long long *); | | | void vec_xst (vector unsigned long long, long long, unsigned long long *); | | | void vec_xst (vector signed short, long long, signed short *); | | | void vec_xst (vector unsigned short, long long, unsigned short *); | | | void vec_xst (vector double, long long, double *); | | | void vec_xst (vector float, long long, float *); | | ARG3) | In little-endian environments, stores the elements of the 16-byte vector ARG1 starting with the highest numbered element at the memory address specified by the displacement ARG1 and the pointer ARG2. In big-endian environments, this operator performs the same operation as VEC_) Result value: In little-endian mode, stores the elements of the vector in sequential order, with the highest-number element stored at the lowest data address and the lowest-numbered element of the vector at the highest address. All elements are stored in little-endian data format. This function adds the displacement and the pointer R-value to obtain the address for the store of ation. It does not truncate the affected address to a multiple of 16 bytes. | | | void vec_xst_be (vector signed char, long long, signed char *); | | | void vec_xst_be (vector unsigned char, long long, unsigned char *); | | | void vec_xst_be (vector signed int, long long, signed int *); | | | void vec_xst_be (vector unsigned int, long long, unsigned int *); | | | void vec_xst_be (vector signedint128, long long, signedint128 *); | | | void vec_xst_be (vector unsignedint128, long long, unsignedint128 *); | | | void vec_xst_be (vector signed long long, long long, signed long long *); | | | void vec_xst_be (vector unsigned long long, long long, unsigned long long *); | | | void vec_xst_be (vector signed short, long long, signed short *); | | | void vec_xst_be (vector unsigned short, long long, unsigned short *); | | | void vec_xst_be (vector double, long long, double *); | | | void vec_xst_be (vector float, long long, float *); | a. This optional function is being phased in and it may not be available on all implementations. ## A.2 Built-In Vector Predicate Functions *Table A-3* defines vector predicates that compare all elements of two vectors and return 1 for TRUE or 0 for FALSE if any or all of the elements meet the specified condition. As in *Table A-2* on page 156, functions are listed alphabetically; supported prototypes are provided for each function. Prototypes are grouped by integer and floating-point types. Within each group, types are sorted alphabetically, first by type name and then by modifier. Prototypes are first sorted by the built-in result type, which is the output argument. Then, prototypes are sorted by the input arguments; ARG1, ARG2, and ARG3; in order. See *Table A-1* on page 155 for the format of the prototypes. Table A-3. Built-in Vector Predicate Functions (Page 1 of 8) | Group | Description of Built-In Vector Predicate Functions (with Prototypes) | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_ALL_EQ(ARG1, ARG2) | Purpose: Tests whether all sets of corresponding elements of the given vectors are equal. Result value: The result is 1 if each element of ARG1 is equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_all_eq (vector bool char, vector bool char); | | | int vec_all_eq (vector signed char, vector signed char); | | | int vec_all_eq (vector unsigned char, vector unsigned char); | | | int vec_all_eq (vector bool int, vector bool int); | | | int vec_all_eq (vector signed int, vector signed int); | | | int vec_all_eq (vector unsigned int, vector unsigned int); | | | int vec_all_eq (vector bool long long, vector bool long long); | | | int vec_all_eq (vector signed long long, vector signed long long); | | | int vec_all_eq (vector unsigned long long, vector unsigned long long); | | | int vec_all_eq (vector pixel, vector pixel); | | | int vec_all_eq (vector bool short, vector bool short); | | | int vec_all_eq (vector signed short, vector signed short); | | | int vec_all_eq (vector unsigned short, vector unsigned short); | | | int vec_all_eq (vector double, vector double); | | | int vec_all_eq (vector float, vector float); | | VEC_ALL_GE(ARG1, ARG2) | Purpose: Tests whether all elements of the first argument are greater than or equal to the corresponding elements of the second argument. Result value: The result is 1 if all elements of ARG1 are greater than or equal to the corresponding elements of ARG2. Otherwise, the result is 0. | | | int vec_all_ge (vector signed char, vector signed char); | | | int vec_all_ge (vector unsigned char, vector unsigned char); | | | int vec_all_ge (vector signed int, vector signed int); | | | int vec_all_ge (vector unsigned int, vector unsigned int); | | | int vec_all_ge (vector signed long long, vector signed long long); | | | int vec_all_ge (vector unsigned long long, vector unsigned long long); | Table A-3. Built-in Vector Predicate Functions (Page 2 of 8) | Group | Description of Built-In Vector Predicate Functions (with Prototypes) | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | int vec_all_ge (vector signed short, vector signed short); | | | int vec_all_ge (vector unsigned short, vector unsigned short); | | | int vec_all_ge (vector double, vector double); | | | int vec_all_ge (vector float, vector float); | | VEC_ALL_GT(ARG1, ARG2) | Purpose: Tests whether all elements of the first argument are greater than the corresponding elements of the second argument. Result value: The result is 1 if all elements of ARG1 are greater than the corresponding elements of ARG2. Otherwise, the result is 0. | | | int vec_all_gt (vector signed char, vector signed char); | | | int vec_all_gt (vector unsigned char, vector unsigned char); | | | int vec_all_qt (vector signed int, vector signed int); | | | int vec_all_gt (vector unsigned int, vector unsigned int); | | | int vec_all_gt (vector signed long long, vector signed long long); | | | int vec_all_qt (vector unsigned long long, vector unsigned long long); | | | int vec_all_qt (vector signed short, vector signed short); | | | int vec_all_gt (vector unsigned short, vector unsigned short); | | | int vec_all_gt (vector double, vector double); | | | int vec_all_gt (vector float, vector float); | | VEC_ALL_IN(ARG1, ARG2) | Purpose: Tests whether each element of a given vector is within a given range. Result value: The result is 1 if all elements of ARG1 have values less than or equal to the value of the corresponding element of ARG2, and greater than or equal to the negative of the value of the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_all_in (vector float, vector float); | | VEC_ALL_LE(ARG1, ARG2) | Purpose: Tests whether all elements of the first argument are less than or equal to the corresponding elements of the second argument. Result value: The result is 1 if all elements of ARG1 are less than or equal to the corresponding elements of ARG2. Otherwise, the result is 0. | | | int vec_all_le (vector signed char, vector signed char); | | | int vec_all_le (vector unsigned char, vector unsigned char); | | | int vec_all_le (vector signed int, vector signed int); | | | int vec_all_le (vector unsigned int, vector unsigned int); | | | int vec_all_le (vector signed long long, vector signed long long); | | | int vec_all_le (vector unsigned long long, vector unsigned long long); | | | int vec_all_le (vector signed short, vector signed short); | | | int vec_all_le (vector unsigned short, vector unsigned short); | | | int vec_all_le (vector double, vector double); | Table A-3. Built-in Vector Predicate Functions (Page 3 of 8) | Group | Description of Built-In Vector Predicate Functions (with Prototypes) | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | int vec_all_le (vector float, vector float); | | VEC_ALL_LT(ARG1, ARG2) | Purpose: Tests whether all elements of the first argument are less than the corresponding elements of the second argument. Result value: The result is 1 if all elements of ARG1 are less than the corresponding elements of ARG2. Otherwise, the result is 0. | | | int vec_all_lt (vector signed char, vector signed char); | | | int vec_all_lt (vector unsigned char, vector unsigned char); | | | int vec_all_lt (vector signed int, vector signed int); | | | int vec_all_lt (vector unsigned int, vector unsigned int); | | | int vec_all_lt (vector signed long long, vector signed long long); | | Phased in. <sup>a</sup> | int vec_all_lt (vector unsigned long long, vector unsigned long long); | | | int vec_all_lt (vector signed short, vector signed short); | | | int vec_all_lt (vector unsigned short, vector unsigned short); | | | int vec_all_lt (vector double, vector double); | | | int vec_all_lt (vector float, vector float); | | VEC_ALL_NAN(ARG1) | Purpose: Tests whether each element of the given vector is a not-a-number (NaN). Result value: The result is 1 if each element of ARG1 is a NaN. Otherwise, the result is 0. | | | int vec_all_nan (vector double); | | | int vec_all_nan (vector float); | | VEC_ALL_NE(ARG1, ARG2) | Purpose: Tests whether all sets of corresponding elements of the given vectors are not equal. Result value: The result is 1 if each element of ARG1 is not equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_all_ne (vector bool char, vector bool char); | | | int vec_all_ne (vector signed char, vector signed char); | | | int vec_all_ne (vector unsigned char, vector unsigned char); | | | int vec_all_ne (vector bool int, vector bool int); | | | int vec_all_ne (vector signed int, vector signed int); | | | int vec_all_ne (vector unsigned int, vector unsigned int); | | | int vec_all_ne (vector bool long long, vector bool long long); | | | int vec_all_ne (vector signed long long, vector signed long long); | | | int vec_all_ne (vector unsigned long long, vector unsigned long long); | | | int vec_all_ne (vector pixel, vector pixel); | | | int vec_all_ne (vector bool short, vector bool short); | | | int vec_all_ne (vector signed short, vector signed short); | | | int vec_all_ne (vector unsigned short, vector unsigned short); | Table A-3. Built-in Vector Predicate Functions (Page 4 of 8) | Group | Description of Built-In Vector Predicate Functions (with Prototypes) | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | int vec_all_ne (vector double, vector double); | | | int vec_all_ne (vector float, vector float); | | VEC_ALL_NGE(ARG1, ARG2) | Purpose: Tests whether each element of the first argument is not greater than or equal to the corresponding element of the second argument. Result value: The result is 1 if each element of ARG1 is not greater than or equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_all_nge (vector double, vector double); | | | int vec_all_nge (vector float, vector float); | | VEC_ALL_NGT(ARG1, ARG2) | Purpose: Tests whether each element of the first argument is not greater than the corresponding element of the second argument. Result value: The result is 1 if each element of ARG1 is not greater than the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_all_ngt (vector double, vector double); | | | int vec_all_ngt (vector float, vector float); | | VEC_ALL_NLE(ARG1, ARG2) | Purpose: Tests whether each element of the first argument is not less than or equal to the corresponding element of the second argument. Result value: The result is 1 if each element of ARG1 is not less than or equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_all_nle (vector double, vector double); | | | int vec_all_nle (vector float, vector float); | | VEC_ALL_NLT(ARG1, ARG2) | Purpose: Tests whether each element of the first argument is not less than the corresponding element of the second argument. Result value: The result is 1 if each element of ARG1 is not less than the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_all_nlt (vector double, vector double); | | | int vec_all_nlt (vector float, vector float); | | VEC_ALL_NUMERIC(ARG1) | Purpose: Tests whether each element of the given vector is numeric (not a NaN). Result value: The result is 1 if each element of ARG1 is numeric (not a NaN). Otherwise, the result is 0. | | | int vec_all_numeric (vector double); | | | int vec_all_numeric (vector float); | | VEC_ANY_EQ(ARG1, ARG2) | Purpose: Tests whether any set of corresponding elements of the given vectors is equal. Result value: | | | The result is 1 if any element of ARG1 is equal to the corresponding element of ARG2. Otherwise, the result is 0. | # Table A-3. Built-in Vector Predicate Functions (Page 5 of 8) | Group | Description of Built-In Vector Predicate Functions (with Prototypes) | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | int vec_any_eq (vector signed char, vector signed char); | | | int vec_any_eq (vector unsigned char, vector unsigned char); | | | int vec_any_eq (vector bool int, vector bool int); | | | int vec_any_eq (vector signed int, vector signed int); | | | int vec_any_eq (vector unsigned int, vector unsigned int); | | | int vec_any_eq (vector bool long long, vector bool long long); | | | int vec_any_eq (vector signed long long, vector signed long long); | | | int vec_any_eq (vector unsigned long long, vector unsigned long long); | | | int vec_any_eq (vector pixel, vector pixel); | | | int vec_any_eq (vector bool short, vector bool short); | | | int vec_any_eq (vector signed short, vector signed short); | | | int vec_any_eq (vector unsigned short, vector unsigned short); | | | int vec_any_eq (vector double, vector double); | | | int vec_any_eq (vector float, vector float); | | VEC_ANY_GE(ARG1, ARG2) | Purpose: Tests whether any element of the first argument is greater than or equal to the corresponding element of the second argument. Result value: The result is 1 if any element of ARG1 is greater than or equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_any_ge (vector signed char, vector signed char); | | | int vec_any_ge (vector unsigned char, vector unsigned char); | | | int vec_any_ge (vector signed int, vector signed int); | | | int vec_any_ge (vector unsigned int, vector unsigned int); | | | int vec_any_ge (vector signed long long, vector signed long long); | | | int vec_any_ge (vector unsigned long long, vector unsigned long long); | | | int vec_any_ge (vector signed short, vector signed short); | | | int vec_any_ge (vector unsigned short, vector unsigned short); | | | int vec_any_ge (vector double, vector double); | | | int vec_any_ge (vector float, vector float); | | VEC_ANY_GT(ARG1, ARG2) | Purpose: Tests whether any element of the first argument is greater than the corresponding element of the second argument. Result value: The result is 1 if any element of ARG1 is greater than the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_any_gt (vector signed char, vector signed char); | | | int vec_any_gt (vector unsigned char, vector unsigned char); | | | int vec_any_gt (vector signed int, vector signed int); | | | | Table A-3. Built-in Vector Predicate Functions (Page 6 of 8) | the second argument. Result value: The result is 1 if any element of ARCOtherwise, the result is 0. int vec_any_le (vector signed char, int vec_any_le (vector unsigned char, int vec_any_le (vector signed int, vec_int vec_any_le (vector unsigned int, int vec_any_le (vector unsigned long legion int vec_any_le (vector unsigned long legion int vec_any_le (vector unsigned long int vec_any_le (vector signed short, int vec_any_le (vector unsigned short, int vec_any_le (vector double, vector int vec_any_le (vector double, vector int vec_any_le (vector float, vector for vec_any_le (vector float, vector for vec_any_le (vector float, vector for the fir argument. Result value: | -In Vector Predicate Functions (with Prototypes) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | int vec_any_gt (vector signed short, int vec_any_gt (vector double, vector int vec_any_gt (vector float, vector signed char, int vec_any_le (vector signed char, int vec_any_le (vector unsigned char, int vec_any_le (vector signed long lent vec_any_le (vector signed short, int vec_any_le (vector signed short, int vec_any_le (vector double, vector int vec_any_le (vector double, vector int vec_any_le (vector float, vector | ong, vector signed long long); | | int vec_any_gt (vector unsigned show int vec_any_gt (vector double, vector int vec_any_gt (vector float, vector fint vec_any_gt (vector float, vector fint vec_any_gt (vector float, vector fint vec_any_gt (vector float, vector fint vec_any_gt (vector float, vector fint the second argument of the first fint second argument. Result value: The result is 1 if any element of AR Otherwise, the result is 0. int vec_any_le (vector signed char, int vec_any_le (vector unsigned char, int vec_any_le (vector unsigned int, vector int vec_any_le (vector unsigned long letter int vec_any_le (vector unsigned short, int vec_any_le (vector double, vector int vec_any_le (vector double, vector int vec_any_le (vector float, vector fint vec_any_le (vector float, vector fint vec_any_le (vector float, vector fint vec_any_le (vector float, vector fint vec_any_le (vector signed char, vector fint vec_any_lt (vector signed char, vector fint vec_any_lt (vector unsigned char, vector fint vec_any_lt (vector unsigned char, vector fint vec_any_lt (vector unsigned int, int v | g long, vector unsigned long long); | | int vec_any_gt (vector double, vector int vec_any_gt (vector float, vector int vec_any_gt (vector float, vector int vec_any_gt (vector float, vector int vec_any_gt (vector float, vector int vec_any_element of the first the second argument. Result value: The result is 1 if any element of ARCOTHERWISE, the result is 0. int vec_any_le (vector signed char, int vec_any_le (vector unsigned char, int vec_any_le (vector unsigned int, vec_any_le (vector unsigned long limit vec_any_le (vector unsigned long limit vec_any_le (vector unsigned short, int vec_any_le (vector unsigned short, int vec_any_le (vector double, vector int vec_any_le (vector double, vector int vec_any_le (vector float, vector int vec_any_le (vector float, vector int vec_any_le (vector float, vector int vec_any_le (vector signed char, vector int vec_any_lt (vector signed char, vector int vec_any_lt (vector unsigned char, vector int vec_any_lt (vector unsigned char, vector int vec_any_lt (vector unsigned int, vector int vec_any_lt (vector unsigned int, vector int vec_any_lt (vector unsigned int, vector int vec_any_lt (vector unsigned int, vector int vec_any_lt (vector unsigned long legitor) | vector signed short); | | int vec_any_gt (vector float, vector float) VEC_ANY_LE(ARG1, ARG2) Purpose: Tests whether any element of the first the second argument. Result value: The result is 1 if any element of ARGO (therwise, the result is 0. int vec_any_le (vector signed char, int vec_any_le (vector unsigned char, int vec_any_le (vector unsigned int, vector int vec_any_le (vector unsigned long let) int vec_any_le (vector unsigned long let) int vec_any_le (vector unsigned short, int vec_any_le (vector unsigned short, int vec_any_le (vector double, vector int vec_any_le (vector double, vector int vec_any_le (vector float, vector first vec_any_le (vector float, vector first vec_any_le (vector float, vector first vec_any_le (vector signed char, vector first vec_any_lt (vector signed char, vector first vec_any_lt (vector unsigned char, vector first vec_any_lt (vector unsigned char, vector first vec_any_lt (vector unsigned char, vector first vec_any_lt (vector unsigned char, vector first vec_any_lt (vector unsigned int, vector first vec_any_lt (vector unsigned int, vector first vec_any_lt (vector unsigned int, vector first vec_any_lt (vector unsigned long let) int vec_any_lt (vector unsigned long let) int vec_any_lt (vector unsigned long let) int vec_any_lt (vector unsigned long let) int vec_any_lt (vector unsigned long let) int vec_any_lt (vector unsigned long let) int vec_any_lt (vector unsigned long let) | ort, vector unsigned short); | | VEC_ANY_LE(ARG1, ARG2) Purpose: Tests whether any element of the fir the second argument. Result value: The result is 1 if any element of ARGOtherwise, the result is 0. int vec_any_le (vector signed char, int vec_any_le (vector unsigned char) int vec_any_le (vector unsigned int, vec_any_le (vector unsigned long legistry) int vec_any_le (vector unsigned long legistry) int vec_any_le (vector unsigned long legistry) int vec_any_le (vector unsigned short, int vec_any_le (vector double, vector int vec_any_le (vector double, vector int vec_any_le (vector float, vector float, vector float) int vec_any_le (vector float, vector float) int vec_any_le (vector signed char, vector float) int vec_any_lt (vector unsigned char, vector float) int vec_any_lt (vector unsigned char, vector float) int vec_any_lt (vector unsigned char, vector int vec_any_lt (vector unsigned char, vector int vec_any_lt (vector unsigned char, vector | or double); | | Tests whether any element of the fir the second argument. Result value: The result is 1 if any element of ARI Otherwise, the result is 0. int vec_any_le (vector signed char, int vec_any_le (vector unsigned char) int vec_any_le (vector unsigned int, vec_any_le (vector signed long legation) int vec_any_le (vector unsigned long legation) int vec_any_le (vector unsigned long legation) int vec_any_le (vector unsigned short, int vec_any_le (vector unsigned short, int vec_any_le (vector double, vector int vec_any_le (vector double, vector int vec_any_le (vector float, vector float) int vec_any_le (vector float) int vec_any_le (vector float) int vec_any_le (vector signed char, vector int vec_any_lt (vector unsigned char, vector int vec_any_lt (vector unsigned char, vector int vec_any_lt (vector unsigned char, vector int vec_any_lt (vector unsigned int, vector int vec_any_lt (vector unsigned int, vector int vec_any_lt (vector unsigned long) lon | loat); | | int vec_any_le (vector unsigned charint vec_any_le (vector signed int, vec_any_le (vector unsigned int, vec_any_le (vector unsigned long leading leadi | st argument is less than or equal to the corresponding element of G1 is less than or equal to the corresponding element of ARG2. | | int vec_any_le (vector signed int, vec_any_le (vector unsigned int, int vec_any_le (vector unsigned long let) int vec_any_le (vector unsigned long let) int vec_any_le (vector unsigned short, int vec_any_le (vector unsigned short, int vec_any_le (vector double, vector int vec_any_le (vector double, vector int vec_any_le (vector float, vector signed chart, vector supplies for the float | vector signed char); | | int vec_any_le (vector unsigned int, int vec_any_le (vector signed long le int vec_any_le (vector unsigned long le int vec_any_le (vector unsigned short, int vec_any_le (vector unsigned short, int vec_any_le (vector double, vector int vec_any_le (vector double, vector int vec_any_le (vector float, vector float, vector float, vector float) VEC_ANY_LT(ARG1, ARG2) Purpose: Tests whether any element of the fir argument. Result value: The result is 1 if any element of ARG the result is 0. int vec_any_lt (vector signed char, vector int vec_any_lt (vector unsigned int, vector any_lt (vector unsigned int, vector any_lt (vector signed long) int vec_any_lt (vector signed long) int vec_any_lt (vector unsigned long) int vec_any_lt (vector unsigned long) int vec_any_lt (vector unsigned long) | r, vector unsigned char); | | int vec_any_le (vector signed long le int vec_any_le (vector unsigned lon int vec_any_le (vector signed short, int vec_any_le (vector unsigned short) int vec_any_le (vector double, vector int vec_any_le (vector float, vector f int vec_any_le (vector float, vector f vec_any_le (vector float, vector f rests whether any element of the fir argument. Result value: The result is 1 if any element of AR the result is 0. int vec_any_lt (vector signed char, vector) int vec_any_lt (vector unsigned int, vector) int vec_any_lt (vector unsigned int, vector) int vec_any_lt (vector signed long) int vec_any_lt (vector unsigned long) int vec_any_lt (vector unsigned long) int vec_any_lt (vector unsigned long) int vec_any_lt (vector unsigned long) | ctor signed int); | | int vec_any_le (vector unsigned lon int vec_any_le (vector signed short, int vec_any_le (vector unsigned short, int vec_any_le (vector double, vector int vec_any_le (vector float, vector for vec_any_le (vector float, vector for vec_any_le (vector float, vector for vec_any_le (vector float, vector for argument. Result value: The result is 1 if any element of ARGUNT for the result is 0. int vec_any_lt (vector signed char, vector int vec_any_lt (vector unsigned int, vector any_lt (vector unsigned int, int vec_any_lt (vector signed long long long long long long long long | vector unsigned int); | | int vec_any_le (vector signed short, int vec_any_le (vector unsigned short) int vec_any_le (vector double, vector int vec_any_le (vector float, vector float, vector float, vector float) Purpose: Tests whether any element of the fir argument. Result value: The result is 1 if any element of ARI the result is 0. int vec_any_lt (vector signed char, vector any_lt (vector unsigned char) int vec_any_lt (vector unsigned int, vector any_lt (vector unsigned int, int vec_any_lt (vector signed long) int vec_any_lt (vector signed long) int vec_any_lt (vector unsigned long) int vec_any_lt (vector unsigned long) int vec_any_lt (vector unsigned long) int vec_any_lt (vector unsigned long) int vec_any_lt (vector unsigned long) | ong, vector signed long long); | | int vec_any_le (vector unsigned shot int vec_any_le (vector double, vector int vec_any_le (vector float, vector f vec_any_le (vector float, vector f vec_any_le (vector float, vector f vec_any_le (vector float, vector f rests whether any element of the fir argument. Result value: The result is 1 if any element of AR the result is 0. int vec_any_lt (vector signed char, v int vec_any_lt (vector unsigned int, vec int vec_any_lt (vector unsigned int, int vec_any_lt (vector signed long) int vec_any_lt (vector signed long) int vec_any_lt (vector unsigned long) int vec_any_lt (vector unsigned long) | g long, vector unsigned long long); | | int vec_any_le (vector double, vector int vec_any_le (vector float, vector segment of the fir argument. Result value: The result is 1 if any element of ARG the result is 0. int vec_any_lt (vector signed char, vector any_lt (vector unsigned int, vector any_lt (vector unsigned int, vector any_lt (vector signed long) long long long long long long long long | vector signed short); | | int vec_any_le (vector float, vector f VEC_ANY_LT(ARG1, ARG2) Purpose: Tests whether any element of the fir argument. Result value: The result is 1 if any element of ARC the result is 0. int vec_any_lt (vector signed char, v int vec_any_lt (vector unsigned int, vec int vec_any_lt (vector unsigned int, vec int vec_any_lt (vector signed long loc int vec_any_lt (vector unsigned long int vec_any_lt (vector unsigned long int vec_any_lt (vector unsigned long int vec_any_lt (vector unsigned long int vec_any_lt (vector unsigned long int vec_any_lt (vector unsigned long int vec_any_lt (vector unsigned long) | rt, vector unsigned short); | | VEC_ANY_LT(ARG1, ARG2) Purpose: Tests whether any element of the fir argument. Result value: The result is 1 if any element of ARG the result is 0. int vec_any_lt (vector signed char, vector any_lt (vector unsigned int, vector any_lt (vector unsigned int, vector any_lt (vector unsigned int, int vec_any_lt (vector signed long long long long long long long long | r double); | | Tests whether any element of the fir argument. Result value: The result is 1 if any element of ARI the result is 0. int vec_any_lt (vector signed char, vint vec_any_lt (vector unsigned char) int vec_any_lt (vector signed int, vector unsigned int, vector any_lt (vector unsigned int, int vec_any_lt (vector signed long) int vec_any_lt (vector signed long) int vec_any_lt (vector unsigned long) | oat); | | int vec_any_lt (vector unsigned cha<br>int vec_any_lt (vector signed int, vec<br>int vec_any_lt (vector unsigned int,<br>int vec_any_lt (vector signed long lo<br>int vec_any_lt (vector unsigned long | st argument is less than the corresponding element of the second G1 is less than the corresponding element of ARG2. Otherwise, | | int vec_any_lt (vector signed int, vec<br>int vec_any_lt (vector unsigned int,<br>int vec_any_lt (vector signed long long)<br>int vec_any_lt (vector unsigned long) | rector signed char); | | int vec_any_lt (vector unsigned int, int vec_any_lt (vector signed long long long long) int vec_any_lt (vector unsigned long) | r, vector unsigned char); | | int vec_any_lt (vector signed long long long long) int vec_any_lt (vector unsigned long) | ctor signed int); | | int vec_any_lt (vector unsigned long | vector unsigned int); | | _ /_ \ | ng, vector signed long long); | | int vec_any_lt (vector signed short, | long, vector unsigned long long); | | The state of s | vector signed short); | | int vec_any_lt (vector unsigned sho | rt, vector unsigned short); | | int vec_any_lt (vector double, vecto | r double); | | int vec_any_lt (vector float, vector fl | pat); | ## Table A-3. Built-in Vector Predicate Functions (Page 7 of 8) | Group | Description of Built-In Vector Predicate Functions (with Prototypes) | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_ANY_NAN(ARG1) | Purpose: Tests whether any element of the given vector is a NaN. Result value: | | | The result is 1 if any element of ARG1 is a NaN. Otherwise, the result is 0. | | | int vec_any_nan (vector double); | | VEO ANIV NE (ADOL ADOL) | int vec_any_nan (vector float); | | VEC_ANY_NE(ARG1, ARG2) | Purpose: Tests whether any set of corresponding elements of the given vectors is not equal. Result value: The result is 1 if any element of ARG1 is not equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_any_ne (vector bool char, vector bool char); | | | int vec_any_ne (vector signed char, vector signed char); | | | int vec_any_ne (vector unsigned char, vector unsigned char); | | | int vec_any_ne (vector bool int, vector bool int); | | | int vec_any_ne (vector signed int, vector signed int); | | | int vec_any_ne (vector unsigned int, vector unsigned int); | | | int vec_any_ne (vector bool long long, vector bool long long); | | | int vec_any_ne (vector signed long long, vector signed long long); | | | int vec_any_ne (vector unsigned long long, vector unsigned long long); | | | int vec_any_ne (vector pixel, vector pixel); | | | int vec_any_ne (vector bool short, vector bool short); | | | int vec_any_ne (vector signed short, vector signed short); | | | int vec_any_ne (vector unsigned short, vector unsigned short); | | | int vec_any_ne (vector double, vector double); | | | int vec_any_ne (vector float, vector float); | | VEC_ANY_NGE(ARG1, ARG2) | Purpose: Tests whether any element of the first argument is not greater than or equal to the corresponding element of the second argument. Result value: The result is 1 if any element of ARG1 is not greater than or equal to the corresponding element of | | | ARG2. Otherwise, the result is 0. | | | int vec_any_nge (vector double, vector double); | | | int vec_any_nge (vector float, vector float); | | VEC_ANY_NGT(ARG1, ARG2) | Purpose: Tests whether any element of the first argument is not greater than the corresponding element of the second argument. Result value: | | | The result is 1 if any element of ARG1 is not greater than the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_any_ngt (vector double, vector double); | | | int vec_any_ngt (vector float, vector float); | Table A-3. Built-in Vector Predicate Functions (Page 8 of 8) | Group | Description of Built-In Vector Predicate Functions (with Prototypes) | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_ANY_NLE(ARG1, ARG2) | Purpose: Tests whether any element of the first argument is not less than or equal to the corresponding element of the second argument. Result value: The result is 1 if any element of ARG1 is not less than or equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_any_nle (vector double, vector double); | | | int vec_any_nle (vector float, vector float); | | VEC_ANY_NLT(ARG1, ARG2) | Purpose: Tests whether any element of the first argument is not less than the corresponding element of the second argument. Result value: The result is 1 if any element of ARG1 is not less than the corresponding element of ARG2. Other- | | | wise, the result is 0. | | | int vec_any_nlt (vector double, vector double); | | | int vec_any_nlt (vector float, vector float); | | VEC_ANY_NUMERIC(ARG1) | Purpose: Tests whether any element of the given vector is numeric (not a NaN). Result value: The result is 1 if any element of ARG1 is numeric (not a NaN). Otherwise, the result is 0. | | | int vec_any_numeric (vector double); | | | int vec_any_numeric (vector float); | | VEC_ANY_OUT(ARG1, ARG2) | Purpose: Tests whether the value of any element of a given vector is outside of a given range. Result value: The result is 1 if the value of any element of ARG1 is greater than the value of the corresponding element of ARG2 or less than the negative of the value of the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_any_out (vector float, vector float); | # **A.3 Coding Support** The following built-in vector operators provide coding support. As suggested by the naming convention with the \_be suffix, these operators always operate on the big-endian representation irrespective of the data layout of the execution environment. Thus, both input and output arguments have big-endian data representation, both with respect to the byte ordering of the base data types and the element ordering and numbering of each vector input and output. In accordance with these semantics, when an input or output vector for these operators is accessed, the vec\_xl\_be and vec\_xst\_be operators may be used to access vectors with big-endian element ordering regardless of the data layout of the execution environment. Alternatively, in a little-endian environment, big-endian element ordering may be established by using the vec\_reve() vector operator. In a little-endian environment, big-endian byte order within each element may be established by using the vec\_revb() vector operator. ## A.3.1 Finite Field Arithmetic and Secure Hashing The vector operators listed in *Table A-4* provide coding support for Secure Hashing and Finite Field Arithmetic, such as is used in the generation of common cyclic redundancy codes. Because these operators perform a similar operation on all vector elements, it is not necessary to establish a big-endian element order before invoking these operators. However, the byte order for bytes within each element must be established as big-endian. Thus, for example, a <u>SHA</u> computation in a little-endian environment may be performed by using the following sequence: le result = vec revb(vec shasigma be(vec revb(le input), 0, 0)); Table A-4. Built-In Vector Operators for Secure Hashing and Finite Field Arithmetic | Group | Description of Vector Built-In Operators (with Prototypes) | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_PMSUM_BE(ARG1,<br>ARG2) | Purpose: Performs the exclusive-OR operation (implementing polynomial addition) on each even-odd pair of the polynomial-multiplication result of the corresponding elements. Result value: Each element i of the result vector is computed by an exclusive-OR operation of the polynomial multiplication of input elements 2 × i of ARG1 and ARG2 and input elements 2 × i + 1 of ARG1 and ARG2. | | Phased in. <sup>a</sup> | vector unsigned int vec_pmsum_be (vector unsigned short, vector unsigned short); | | Phased in. <sup>a</sup> | vector unsignedint128 vec_pmsum_be (vector unsigned long long, vector unsigned long long); | | Phased in. <sup>a</sup> | vector unsigned long long vec_pmsum_be (vector unsigned int, vector unsigned int); | | Phased in. <sup>a</sup> | vector unsigned short vec_pmsum_be (vector unsigned char, vector unsigned char); | | VEC_SHASIGMA_BE(ARG1,<br>ARG2, ARG3) | Purpose: Performs a Secure Hash computation in accordance with Federal Information Processing Standards FIPS-180-3. Result value: Each element of the result vector contains the SHA256 or SHA512 hash as follows. The result of the SHA-256 function is: | | Phased in. <sup>a</sup> | vector unsigned int vec_shasigma_be (vector unsigned int, const int, const int); | | Phased in. <sup>a</sup> | vector unsigned long long vec_shasigma_be (vector unsigned long long, const int, const int); | a. This optional function is being phased in and it may not be available on all implementations. ## A.3.2 Advanced Encryption Standard (FIPS-197) The vector operators listed in *Table A-5* on page 204 provide support for the Advanced Encryption Standard (FIPS-197). Because these operators operate on a byte sequence (represented as vector char), it is not necessary to establish a big-endian byte order within each element before invoking these operators. However, the element order for each vector must be established as big endian. Thus, for example, an SBOX computation in a little-endian environment may be performed by using the following sequence: ``` le result = vec reve(vec sbox(vec reve(le input), 0, 0)); ``` Alternatively, the vec\_xl\_be and vec\_xst\_be operators may be used to access operands as follows: ``` input = vec_xl_be(0, &le_input); result = vec_sbox(input); vec_xst_be(result,0, &le_result); ``` Table A-5. Built-In Vector Operators for the Advanced Encryption Standard | Group | Description of Vector Built-In Operators (with Prototypes) | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_SBOX_BE(ARG1) | Purpose: Performs the SubBytes operation, as defined in Federal Information Processing Standards FIPS-197, on a state_array. Result value: Returns the result of the SubBytes operation, as defined in Federal Information Processing Standards FIPS-197, on the state array represented by ARG1. | | Phased in. <sup>a</sup> | vector unsigned char vec_sbox_be (vector unsigned char); | | VEC_CIPHER_BE(ARG1,<br>ARG2) | Purpose: Performs one round of the AES cipher operation on an intermediate state state_array by using a given round_key. Result value: Returns the resulting intermediate state after one round of the AES cipher operation on an intermediate state state array specified by ARG1 using the round_key specified by ARG2. | | Phased in. <sup>a</sup> | vector unsigned char vec_cipher_be (vector unsigned char, vector unsigned char); | | VEC_CIPHERLAST_BE(ARG1,<br>ARG2) | Purpose: Performs the final round of the AES cipher operation on an intermediate state state_array using the specified round_key. Result value: Returns the resulting final state after the final round of the AES cipher operation on an intermediate state state_array specified by ARG1 using the round_key specified by ARG2. | | Phased in. <sup>a</sup> | vector unsigned char vec_cipherlast_be (vector unsigned char, vector unsigned char); | | VEC_NCIPHER_BE(ARG1,<br>ARG2) | Purpose: Performs one round of the AES inverse cipher operation on an intermediate state state_array using a given round_key. Result value: Returns the resulting intermediate state after one round of the AES inverse cipher operation on an intermediate state state_array specified by ARG1 using the round_key specified by ARG2. | | Phased in. <sup>a</sup> | vector unsigned char vec_ncipher_be (vector unsigned char, vector unsigned char); | | VEC_NCIPHERLAST_BE(ARG1<br>, ARG2) | Purpose: Performs the final round of the AES inverse cipher operation on an intermediate state state_array using the specified round_key. Result value: Returns the resulting final state after the final round of the AES inverse cipher operation on an intermediate state state_array specified by ARG1 using the round_key specified by ARG2. | | Phased in.a | vector unsigned char vec_ncipherlast_be (vector unsigned char, vector unsigned char); | a. This optional function is being phased in and it may not be available on all implementations. # A.4 VSCR Management Built-in Functions Table A-6 defines built-in functions for reading and writing the Vector Status and Control Register (VSCR). Table A-6. VSCR Management Functions | Group | Description of VSCR Management Functions (with Prototypes) | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_MTVSCR(ARG1) | Purpose: Copies the given value into the Vector Status and Control Register. The low-order 32 bits of ARG1 are copied into the VSCR. | | | void vec_mtvscr (vector bool char); | | | void vec_mtvscr (vector signed char); | | | void vec_mtvscr (vector unsigned char); | | | void vec_mtvscr (vector bool int); | | | void vec_mtvscr (vector signed int); | | | void vec_mtvscr (vector unsigned int); | | | void vec_mtvscr (vector pixel); | | | void vec_mtvscr (vector bool short); | | | void vec_mtvscr (vector signed short); | | | void vec_mtvscr (vector unsigned short); | | VEC_MFVSCR | Purpose: Copies the contents of the Vector Status and Control Register into the result vector. Result value: The high-order 16 bits of the VSCR are copied into the seventh element of the result. The low-order 16 bits of the VSCR are copied into the eighth element of the result. All other elements are set to zero. | | | vector unsigned short vec_mfvscr (void); | # A.5 Compatibility Functions It is recommended to provide the following functions for compatibility with previous versions of the Power SIMD vector environment. Where possible (subject to being supported by all targeted implementations of the Power SIMD environment), the use of type-generic built-in names is recommended. **Note:** The type-specific vector built-in types are provided for legacy code compatibility only. The functions are deprecated, and support may be discontinued in the future. It is recommended that programmers use the respective overloaded vector built-in functions in conjunction with the appropriate vector type. Table A-7. Functions Provided for Compatibility (Page 1 of 9) | ISA Level | Vector Built-In Function Prototypes | |-----------|----------------------------------------------------------------------------------------| | vmx | vector float vec_vaddfp (vector float, vector float); | | vmx | vector signed char vec_vmaxsb (vector bool char, vector signed char); | | vmx | vector signed char vec_vmaxsb (vector signed char, vector bool char); | | vmx | vector signed char vec_vmaxsb (vector signed char, vector signed char); | | vsx2 | vector signed long long vec_vmaxsd (vector signed long long, vector signed long long); | Table A-7. Functions Provided for Compatibility (Page 2 of 9) | ISA Level | Vector Built-In Function Prototypes | |-----------|-----------------------------------------------------------------------------------------------| | vmx | vector signed short vec_vmaxsh (vector bool short, vector signed short); | | vmx | vector signed short vec_vmaxsh (vector signed short, vector bool short); | | vmx | vector signed short vec_vmaxsh (vector signed short, vector signed short); | | vmx | vector signed int vec_vmaxsw (vector bool int, vector signed int); | | vmx | vector signed int vec_vmaxsw (vector signed int, vector bool int); | | vmx | vector signed int vec_vmaxsw (vector signed int, vector signed int); | | vmx | vector signed char vec_vaddsbs (vector bool char, vector signed char); | | vmx | vector signed char vec_vaddsbs (vector signed char, vector bool char); | | vmx | vector signed char vec_vaddsbs (vector signed char, vector signed char); | | vmx | vector signed short vec_vaddshs (vector signed short, vector bool short); | | vmx | vector signed short vec_vaddshs (vector bool short, vector signed short); | | vmx | vector signed short vec_vaddshs (vector signed short, vector signed short); | | vmx | vector signed int vec_vaddsws (vector bool int, vector signed int); | | vmx | vector signed int vec_vaddsws (vector signed int, vector bool int); | | vmx | vector signed int vec_vaddsws (vector signed int, vector signed int); | | vmx | vector signed char vec_vaddubm (vector bool char, vector signed char); | | vmx | vector signed char vec_vaddubm (vector signed char, vector bool char); | | vmx | vector signed char vec_vaddubm (vector signed char, vector signed char); | | vmx | vector unsigned char vec_vaddubm (vector bool char, vector unsigned char); | | vmx | vector unsigned char vec_vaddubm (vector unsigned char, vector bool char); | | vmx | vector unsigned char vec_vaddubm (vector unsigned char, vector unsigned char); | | vmx | vector unsigned char vec_vaddubs (vector bool char, vector unsigned char); | | vmx | vector unsigned char vec_vaddubs (vector unsigned char, vector bool char); | | vmx | vector unsigned char vec_vaddubs (vector unsigned char, vector unsigned char); | | vsx2 | vector signed long long vec_vaddudm (vector bool long long, vector signed long long); | | vsx2 | vector signed long long vec_vaddudm (vector signed long long, vector bool long long); | | vsx2 | vector signed long long vec_vaddudm (vector signed long long, vector signed long long); | | vsx2 | vector unsigned long long vec_vaddudm (vector bool long long, vector unsigned long long); | | vsx2 | vector unsigned long long vec_vaddudm (vector unsigned long long, vector bool long long); | | vsx2 | vector unsigned long long vec_vaddudm (vector unsigned long long, vector unsigned long long); | | vmx | vector signed short vec_vadduhm (vector bool short, vector signed short); | | vmx | vector signed short vec_vadduhm (vector signed short, vector bool short); | | vmx | vector signed short vec_vadduhm (vector signed short, vector signed short); | | vmx | vector unsigned short vec_vadduhm (vector bool short, vector unsigned short); | | vmx | vector unsigned short vec_vadduhm (vector unsigned short, vector bool short); | | vmx | vector unsigned short vec_vadduhm (vector unsigned short, vector unsigned short); | | vmx | vector unsigned short vec_vadduhs (vector bool short, vector unsigned short); | Table A-7. Functions Provided for Compatibility (Page 3 of 9) | ISA Level | Vector Built-In Function Prototypes | |-----------|-----------------------------------------------------------------------------------| | vmx | vector unsigned short vec_vadduhs (vector unsigned short, vector bool short); | | vmx | vector unsigned short vec_vadduhs (vector unsigned short, vector unsigned short); | | vmx | vector unsigned int vec_vadduwm (vector unsigned int, vector bool int); | | vmx | vector signed int vec_vadduwm (vector bool int, vector signed int); | | vmx | vector signed int vec_vadduwm (vector signed int, vector bool int); | | vmx | vector signed int vec_vadduwm (vector signed int, vector signed int); | | vmx | vector unsigned int vec_vadduwm (vector bool int, vector unsigned int); | | vmx | vector unsigned int vec_vadduwm (vector unsigned int, vector unsigned int); | | vmx | vector unsigned int vec_vadduws (vector bool int, vector unsigned int); | | vmx | vector unsigned int vec_vadduws (vector unsigned int, vector bool int); | | vmx | vector unsigned int vec_vadduws (vector unsigned int, vector unsigned int); | | vmx | vector signed char vec_vavgsb (vector signed char, vector signed char); | | vmx | vector signed short vec_vavgsh (vector signed short, vector signed short); | | vmx | vector signed int vec_vavgsw (vector signed int, vector signed int); | | vmx | vector unsigned char vec_vavgub (vector unsigned char, vector unsigned char); | | vmx | vector unsigned short vec_vavguh (vector unsigned short, vector unsigned short); | | vmx | vector unsigned int vec_vavguw (vector unsigned int, vector unsigned int); | | vsx2 | vector signed char vec_vclzb (vector signed char); | | vsx2 | vector unsigned char vec_vclzb (vector unsigned char); | | vsx2 | vector signed long long vec_vclzd (vector signed long long); | | vsx2 | vector unsigned long long vec_vclzd (vector unsigned long long); | | vsx2 | vector unsigned short vec_vclzh (vector unsigned short); | | vsx2 | vector short vec_vclzh (vector short); | | vsx2 | vector unsigned int vec_vclzw (vector int); | | vsx2 | vector int vec_vclzw (vector int); | | vmx | vector float vec_vcfsx (vector signed int, const int); | | vmx | vector float vec_vcfux (vector unsigned int, const int); | | vmx | vector bool int vec_vcmpeqfp (vector float, vector float); | | vmx | vector bool char vec_vcmpequb (vector signed char, vector signed char); | | vmx | vector bool char vec_vcmpequb (vector unsigned char, vector unsigned char); | | vmx | vector bool short vec_vcmpequh (vector signed short, vector signed short); | | vmx | vector bool short vec_vcmpequh (vector unsigned short, vector unsigned short); | | vmx | vector bool int vec_vcmpequw (vector signed int, vector signed int); | | vmx | vector bool int vec_vcmpequw (vector unsigned int, vector unsigned int); | | vmx | vector bool int vec_vcmpgtfp (vector float, vector float); | | vmx | vector bool char vec_vcmpgtsb (vector signed char, vector signed char); | | vmx | vector bool short vec_vcmpgtsh (vector signed short, vector signed short); | Table A-7. Functions Provided for Compatibility (Page 4 of 9) | ISA Level | Vector Built-In Function Prototypes | |-----------|----------------------------------------------------------------------------------------------| | vmx | vector bool short vec_vcmpgtsh (vector signed short, vector signed short); | | vmx | vector bool int vec_vcmpgtsw (vector signed int, vector signed int); | | vmx | vector bool char vec_vcmpgtub (vector unsigned char, vector unsigned char); | | vmx | vector bool short vec_vcmpgtuh (vector unsigned short, vector unsigned short); | | vmx | vector bool int vec_vcmpgtuw (vector unsigned int, vector unsigned int); | | vmx | vector float vec_vmaxfp (vector float, vector float); | | vmx | vector unsigned char vec_vmaxub (vector bool char, vector unsigned char); | | vmx | vector unsigned char vec_vmaxub (vector bool char, vector unsigned char); | | vmx | vector unsigned char vec_vmaxub (vector unsigned char, vector bool char); | | vmx | vector unsigned char vec_vmaxub (vector unsigned char, vector unsigned char); | | vsx2 | vector unsigned long long vec_vmaxud (vector unsigned long long, unsigned vector long long); | | vmx | vector unsigned short vec_vmaxuh (vector bool short, vector unsigned short); | | vmx | vector unsigned short vec_vmaxuh (vector unsigned short, vector bool short); | | vmx | vector unsigned short vec_vmaxuh (vector unsigned short, vector unsigned short); | | vmx | vector unsigned int vec_vmaxuw (vector bool int, vector unsigned int); | | vmx | vector unsigned int vec_vmaxuw (vector unsigned int, vector bool int); | | vmx | vector unsigned int vec_vmaxuw (vector unsigned int, vector unsigned int); | | vmx | vector float vec_vminfp (vector float, vector float); | | vmx | vector signed char vec_vminsb (vector bool char, vector signed char); | | vmx | vector signed char vec_vminsb (vector signed char, vector bool char); | | vmx | vector signed char vec_vminsb (vector signed char, vector signed char); | | vsx2 | vector signed long long vec_vminsd (vector signed long long, vector signed long long); | | vmx | vector signed short vec_vminsh (vector bool short, vector signed short); | | vmx | vector signed short vec_vminsh (vector signed short, vector bool short); | | vmx | vector signed short vec_vminsh (vector signed short, vector signed short); | | vmx | vector signed int vec_vminsw (vector bool int, vector signed int); | | vmx | vector signed int vec_vminsw (vector signed int, vector bool int); | | vmx | vector signed int vec_vminsw (vector signed int, vector signed int); | | vmx | vector unsigned char vec_vminub (vector bool char, vector unsigned char); | | vmx | vector unsigned char vec_vminub (vector unsigned char, vector bool char); | | vmx | vector unsigned char vec_vminub (vector unsigned char, vector unsigned char); | | vsx2 | vector unsigned long long vec_vminud (vector unsigned long long, vector unsigned long long); | | vmx | vector unsigned short vec_vminuh (vector bool short, vector unsigned short); | | vmx | vector unsigned short vec_vminuh (vector unsigned short, vector bool short); | | vmx | vector unsigned short vec_vminuh (vector unsigned short, vector unsigned short); | | vmx | vector unsigned int vec_vminuw (vector bool int, vector unsigned int); | | vmx | vector unsigned int vec_vminuw (vector unsigned int, vector bool int); | | | | Table A-7. Functions Provided for Compatibility (Page 5 of 9) | ISA Level | Vector Built-In Function Prototypes | |-----------|-------------------------------------------------------------------------------------------------------| | vmx | vector unsigned int vec_vminuw (vector unsigned int, vector unsigned int); | | vmx | vector float vec_vsubfp (vector float, vector float); | | VSX | vector bool int vec_vcmpeqdp (vector double, vector double); | | vsx | vector bool int vec_vcmpgtdp (vector double, vector double); | | vmx | vector bool char vec_vmrghb (vector bool char, vector bool char); | | vmx | vector signed char vec_vmrghb (vector signed char, vector signed char); | | vmx | vector unsigned char vec_vmrghb (vector unsigned char, vector unsigned char); | | vmx | vector bool short vec_vmrghh (vector bool short, vector bool short); | | vmx | vector signed short vec_vmrghh (vector signed short, vector signed short); | | vmx | vector unsigned short vec_vmrghh (vector unsigned short, vector unsigned short); | | vmx | vector pixel vec_vmrghh (vector pixel, vector pixel); | | vmx | vector bool int vec_vmrghw (vector bool int, vector bool int); | | vmx | vector signed int vec_vmrghw (vector signed int, vector signed int); | | vmx | vector unsigned int vec_vmrghw (vector unsigned int, vector unsigned int); | | vmx | vector float vec_vmrghw (vector float, vector float); | | vmx | vector bool char vec_vmrglb (vector bool char, vector bool char); | | vmx | vector signed char vec_vmrglb (vector signed char, vector signed char); | | vmx | vector unsigned char vec_vmrglb (vector unsigned char, vector unsigned char); | | vmx | vector bool short vec_vmrglh (vector bool short, vector bool short); | | vmx | vector signed short vec_vmrglh (vector signed short, vector signed short); | | vmx | vector unsigned short vec_vmrglh (vector unsigned short, vector unsigned short); | | vmx | vector pixel vec_vmrglh (vector pixel, vector pixel); | | vmx | vector bool int vec_vmrglw (vector bool int, vector bool int); | | vmx | vector signed int vec_vmrglw (vector signed int, vector signed int); | | vmx | vector unsigned int vec_vmrglw (vector unsigned int, vector unsigned int); | | vmx | vector float vec_vmrglw (vector float, vector float); | | vmx | vector signed int vec_vmsummbm (vector signed char, vector unsigned char, vector signed int); | | vmx | vector signed int vec_vmsumshm (vector signed short, vector signed short, vector signed int); | | vmx | vector signed int vec_vmsumshs (vector signed short, vector signed short, vector signed int); | | vmx | vector unsigned int vec_vmsumubm (vector unsigned char, vector unsigned char, vector unsigned int); | | vmx | vector unsigned int vec_vmsumuhm (vector unsigned short, vector unsigned short, vector unsigned int); | | vmx | vector unsigned int vec_vmsumuhs (vector unsigned short, vector unsigned short, vector unsigned int); | | vmx | vector signed short vec_vmulesb (vector signed char, vector signed char); | | vmx | vector signed int vec_vmulesh (vector signed short, vector signed short); | | vmx | vector unsigned short vec_vmuleub (vector unsigned char, vector unsigned char); | Table A-7. Functions Provided for Compatibility (Page 6 of 9) | ISA Level | Vector Built-In Function Prototypes | |-----------|-----------------------------------------------------------------------------------------| | vmx | vector unsigned int vec_vmuleuh (vector unsigned short, vector unsigned short); | | vmx | vector signed short vec_vmulosb (vector signed char, vector signed char); | | vmx | vector signed int vec_vmulosh (vector signed short, vector signed short); | | vmx | vector unsigned short vec_vmuloub (vector unsigned char, vector unsigned char); | | vmx | vector unsigned int vec_vmulouh (vector unsigned short, vector unsigned short); | | vsx2 | vector unsigned int vec_vpksdss (vector unsigned long long, vector unsigned long long); | | vsx2 | vector int vec_vpksdss (vector signed long long, vector signed long long); | | vmx | vector signed char vec_vpkshss (vector signed short, vector signed short); | | vmx | vector unsigned char vec_vpkshus (vector signed short, vector signed short); | | vmx | vector signed short vec_vpkswss (vector signed int, vector signed int); | | vmx | vector unsigned short vec_vpkswus (vector signed int, vector signed int); | | vsx2 | vector bool int vec_vpkudum (vector bool long long, vector bool long long); | | vsx2 | vector unsigned int vec_vpkudum (vector unsigned long long, vector unsigned long long); | | vsx2 | vector int vec_vpkudum (vector signed long long, vector signed long long); | | vsx2 | vector unsigned int vec_vpkudus (vector unsigned long long, vector unsigned long long); | | vmx | vector bool char vec_vpkuhum (vector bool short, vector bool short); | | vmx | vector signed char vec_vpkuhum (vector signed short, vector signed short); | | vmx | vector unsigned char vec_vpkuhum (vector unsigned short, vector unsigned short); | | vmx | vector unsigned char vec_vpkuhus (vector unsigned short, vector unsigned short); | | vmx | vector bool short vec_vpkuwum (vector bool int, vector bool int); | | vmx | vector signed short vec_vpkuwum (vector signed int, vector signed int); | | vmx | vector unsigned short vec_vpkuwum (vector unsigned int, vector unsigned int); | | vmx | vector unsigned short vec_vpkuwus (vector unsigned int, vector unsigned int); | | vsx2 | vector signed char vec_vpopcnt (vector signed char); | | vsx2 | vector unsigned char vec_vpopcnt (vector unsigned char); | | vsx2 | vector unsigned int vec_vpopcnt (vector int); | | vsx2 | vector signed long long vec_vpopcnt (vector signed long long); | | vsx2 | vector unsigned long long vec_vpopcnt (vector unsigned long long); | | vsx2 | vector unsigned short vec_vpopcnt (vector unsigned short); | | vsx2 | vector int vec_vpopcnt (vector int); | | vsx2 | vector short vec_vpopcnt (vector short); | | vsx2 | vector signed char vec_vpopcntb (vector signed char); | | vsx2 | vector unsigned char vec_vpopcntb (vector unsigned char); | | vsx2 | vector signed long long vec_vpopcntd (vector signed long long); | | vsx2 | vector unsigned long long vec_vpopcntd (vector unsigned long long); | | vsx2 | vector unsigned short vec_vpopcnth (vector unsigned short); | | vsx2 | vector short vec_vpopcnth (vector short); | Table A-7. Functions Provided for Compatibility (Page 7 of 9) | ISA Level | Vector Built-In Function Prototypes | |-----------|---------------------------------------------------------------------------------------------| | vsx2 | vector unsigned int vec_vpopcntw (vector int); | | vsx2 | vector int vec_vpopcntw (vector int); | | vmx | vector signed char vec_vrlb (vector signed char, vector unsigned char); | | vmx | vector unsigned char vec_vrlb (vector unsigned char, vector unsigned char); | | vsx2 | vector signed long long vec_vrld (vector signed long long, vector unsigned long long); | | vsx2 | vector unsigned long long vec_vrld (vector unsigned long long, vector unsigned long long); | | vmx | vector signed short vec_vrlh (vector signed short, vector unsigned short); | | vmx | vector unsigned short vec_vrlh (vector unsigned short, vector unsigned short); | | vmx | vector signed int vec_vrlw (vector signed int, vector unsigned int); | | vmx | vector unsigned int vec_vrlw (vector unsigned int, vector unsigned int); | | vmx | vector signed char vec_vslb (vector signed char, vector unsigned char); | | vmx | vector unsigned char vec_vslb (vector unsigned char, vector unsigned char); | | vsx2 | vector signed long long vec_vsld (vector signed long long, vector unsigned long long); | | vsx2 | vector signed long long vec_vsld (vector unsigned long long, vector unsigned long long); | | vmx | vector signed short vec_vslh (vector signed short, vector unsigned short); | | vmx | vector unsigned short vec_vslh (vector unsigned short, vector unsigned short); | | vmx | vector signed int vec_vslw (vector signed int, vector unsigned int); | | vmx | vector unsigned int vec_vslw (vector unsigned int, vector unsigned int); | | vmx | vector bool char vec_vspltb (vector bool char, const int); | | vmx | vector signed char vec_vspltb (vector signed char, const int); | | vmx | vector unsigned char vec_vspltb (vector unsigned char, const int); | | vmx | vector bool short vec_vsplth (vector bool short, const int); | | vmx | vector signed short vec_vsplth (vector signed short, const int); | | vmx | vector unsigned short vec_vsplth (vector unsigned short, const int); | | vmx | vector pixel vec_vsplth (vector pixel, const int); | | vmx | vector bool int vec_vspltw (vector bool int, const int); | | vmx | vector signed int vec_vspltw (vector signed int, const int); | | vmx | vector unsigned int vec_vspltw (vector unsigned int, const int); | | vmx | vector float vec_vspltw (vector float, const int); | | vmx | vector signed char vec_vsrab (vector signed char, vector unsigned char); | | vmx | vector unsigned char vec_vsrab (vector unsigned char, vector unsigned char); | | vsx2 | vector signed long long vec_vsrad (vector signed long long, vector unsigned long long); | | vsx2 | vector unsigned long long vec_vsrad (vector unsigned long long, vector unsigned long long); | | vmx | vector signed short vec_vsrah (vector signed short, vector unsigned short); | | vmx | vector unsigned short vec_vsrah (vector unsigned short, vector unsigned short); | | vmx | vector signed int vec_vsraw (vector signed int, vector unsigned int); | | vmx | vector unsigned int vec_vsraw (vector unsigned int, vector unsigned int); | Table A-7. Functions Provided for Compatibility (Page 8 of 9) | ISA Level | Vector Built-In Function Prototypes | |-----------|-----------------------------------------------------------------------------------------------| | vmx | vector signed char vec_vsrb (vector signed char, vector unsigned char); | | vmx | vector unsigned char vec_vsrb (vector unsigned char, vector unsigned char); | | vsx2 | vector signed long long vec_vsrd (vector signed long long, vector unsigned long long); | | vsx2 | vector unsigned long long vec_vsrd (vector unsigned long long, vector unsigned long long); | | vmx | vector signed short vec_vsrh (vector signed short, vector unsigned short); | | vmx | vector unsigned short vec_vsrh (vector unsigned short, vector unsigned short); | | vmx | vector signed int vec_vsrw (vector signed int, vector unsigned int); | | vmx | vector unsigned int vec_vsrw (vector unsigned int, vector unsigned int); | | vmx | vector signed char vec_vsubsbs (vector bool char, vector signed char); | | vmx | vector signed char vec_vsubsbs (vector signed char, vector bool char); | | vmx | vector signed char vec_vsubsbs (vector signed char, vector signed char); | | vmx | vector signed short vec_vsubshs (vector bool short, vector signed short); | | vmx | vector signed short vec_vsubshs (vector signed short, vector bool short); | | vmx | vector signed short vec_vsubshs (vector signed short, vector signed short); | | vmx | vector signed int vec_vsubsws (vector bool int, vector signed int); | | vmx | vector signed int vec_vsubsws (vector signed int, vector bool int); | | vmx | vector signed int vec_vsubsws (vector signed int, vector signed int); | | vmx | vector signed char vec_vsububm (vector bool char, vector signed char); | | vmx | vector signed char vec_vsububm (vector signed char, vector bool char); | | vmx | vector signed char vec_vsububm (vector signed char, vector signed char); | | vmx | vector unsigned char vec_vsububm (vector bool char, vector unsigned char); | | vmx | vector unsigned char vec_vsububm (vector unsigned char, vector bool char); | | vmx | vector unsigned char vec_vsububm (vector unsigned char, vector unsigned char); | | vmx | vector unsigned char vec_vsububs (vector bool char, vector unsigned char); | | vmx | vector unsigned char vec_vsububs (vector unsigned char, vector bool char); | | vmx | vector unsigned char vec_vsububs (vector unsigned char, vector unsigned char); | | vsx2 | vector signed long long vec_vsubudm (vector bool long long, vector signed long long); | | vsx2 | vector signed long long vec_vsubudm (vector signed long long, vector bool long long); | | vsx2 | vector signed long long vec_vsubudm (vector signed long long, vector signed long long); | | vsx2 | vector unsigned long long vec_vsubudm (vector bool long long, vector unsigned long long); | | vsx2 | vector unsigned long long vec_vsubudm (vector unsigned long long, vector bool long long); | | vsx2 | vector unsigned long long vec_vsubudm (vector unsigned long long, vector unsigned long long); | | vmx | vector signed short vec_vsubuhm (vector bool short, vector signed short); | | vmx | vector signed short vec_vsubuhm (vector signed short, vector bool short); | | vmx | vector signed short vec_vsubuhm (vector signed short, vector signed short); | | vmx | vector unsigned short vec_vsubuhm (vector bool short, vector unsigned short); | | vmx | vector unsigned short vec_vsubuhm (vector unsigned short, vector bool short); | | | · | Table A-7. Functions Provided for Compatibility (Page 9 of 9) | ISA Level | Vector Built-In Function Prototypes | |-----------|-----------------------------------------------------------------------------------| | vmx | vector unsigned short vec_vsubuhm (vector unsigned short, vector unsigned short); | | vmx | vector unsigned short vec_vsubuhs (vector bool short, vector unsigned short); | | vmx | vector unsigned short vec_vsubuhs (vector unsigned short, vector bool short); | | vmx | vector unsigned short vec_vsubuhs (vector unsigned short, vector unsigned short); | | vmx | vector signed int vec_vsubuwm (vector bool int, vector signed int); | | vmx | vector signed int vec_vsubuwm (vector signed int, vector bool int); | | vmx | vector signed int vec_vsubuwm (vector signed int, vector signed int); | | vmx | vector unsigned int vec_vsubuwm (vector bool int, vector unsigned int); | | vmx | vector unsigned int vec_vsubuwm (vector unsigned int, vector bool int); | | vmx | vector unsigned int vec_vsubuwm (vector unsigned int, vector unsigned int); | | vmx | vector unsigned int vec_vsubuws (vector bool int, vector unsigned int); | | vmx | vector unsigned int vec_vsubuws (vector unsigned int, vector bool int); | | vmx | vector unsigned int vec_vsubuws (vector unsigned int, vector unsigned int); | | vmx | vector signed int vec_vsum4sbs (vector signed char, vector signed int); | | vmx | vector signed int vec_vsum4shs (vector signed short, vector signed int); | | vmx | vector unsigned int vec_vsum4ubs (vector unsigned char, vector unsigned int); | | vmx | vector unsigned int vec_vupkhpx (vector pixel); | | vmx | vector bool short vec_vupkhsb (vector bool char); | | vmx | vector signed short vec_vupkhsb (vector signed char); | | vmx | vector bool int vec_vupkhsh (vector bool short); | | vmx | vector signed int vec_vupkhsh (vector signed short); | | vsx2 | vector signed long long vec_vupkhsw (vector int); | | vsx2 | vector unsigned long long vec_vupkhsw (vector unsigned int); | | vmx | vector unsigned int vec_vupklpx (vector pixel); | | vmx | vector bool short vec_vupklsb (vector bool char); | | vmx | vector signed short vec_vupklsb (vector signed char); | | vmx | vector bool int vec_vupklsh (vector bool short); | | vmx | vector signed int vec_vupklsh (vector signed short); | | vsx2 | vector signed long long vec_vupklsw (vector int); | | vsx2 | vector unsigned long long vec_vupklsw (vector int); | ## **A.6 Deprecated Functions** Table A-8 lists the deprecated Power SIMD interfaces. Table A-9 lists the deprecated predicates. As in *Table A-2* on page 156, functions are listed alphabetically; supported prototypes are provided for each function. Prototypes are grouped by integer and floating-point types. Within each group, types are sorted alphabetically, first by type name and then by modifier. Prototypes are first sorted by the built-in result type, which is the output argument. Then, prototypes are sorted by the input arguments; ARG1, ARG2, and ARG3; in order. See *Table A-1* on page 155 for the format of the prototypes. **Note:** Developers should consult their compiler's documentation to determine which of these functions are provided because each compiler may implement a different subset (or none) of the functions specified in *Table A-8* and *Table A-9*. Table A-8. Deprecated Power SIMD Interfaces (Page 1 of 9) | Group | Description of Deprecated POWER SIMD Prototypes | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_ADD(ARG1, ARG2) | Purpose: Returns a vector containing the sums of each set of corresponding elements of the given vectors. Result value: The value of each element of the result is the sum of the corresponding elements of ARG1 and ARG2. For signed and unsigned integers, modular arithmetic is used. | | | vector signed char vec_add (vector bool char, vector signed char); | | | vector signed char vec_add (vector signed char, vector bool char); | | | vector unsigned char vec_add (vector bool char, vector unsigned char); | | | vector unsigned char vec_add (vector unsigned char, vector bool char); | | | vector signed int vec_add (vector bool int, vector signed int); | | | vector signed int vec_add (vector signed int, vector bool int); | | | vector unsigned int vec_add (vector bool int, vector unsigned int); | | | vector unsigned int vec_add (vector unsigned int, vector bool int); | | | vector signed short vec_add (vector bool short, vector signed short); | | | vector signed short vec_add (vector signed short, vector bool short); | | | vector unsigned short vec_add (vector bool short, vector unsigned short); | | | vector unsigned short vec_add (vector unsigned short, vector bool short); | | VEC_ADDS(ARG1, ARG2) | Purpose: Returns a vector containing the saturated sums of each set of corresponding elements of the given vectors. Result value: The value of each element of the result is the saturated sum of the corresponding elements of ARG1 and ARG2. | | | vector signed char vec_adds (vector bool char, vector signed char); | | | vector signed char vec_adds (vector signed char, vector bool char); | | | vector unsigned char vec_adds (vector bool char, vector unsigned char); | | | vector unsigned char vec_adds (vector unsigned char, vector bool char); | | | vector signed int vec_adds (vector bool int, vector signed int); | | | vector signed int vec_adds (vector signed int, vector bool int); | | | vector unsigned int vec_adds (vector bool int, vector unsigned int); | ## Table A-8. Deprecated Power SIMD Interfaces (Page 2 of 9) | Group | Description of Deprecated POWER SIMD Prototypes | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector unsigned int vec_adds (vector unsigned int, vector bool int); | | | vector signed short vec_adds (vector bool short, vector signed short); | | | vector signed short vec_adds (vector signed short, vector bool short); | | | vector unsigned short vec_adds (vector bool short, vector unsigned short); | | | vector unsigned short vec_adds (vector unsigned short, vector bool short); | | VEC_AND(ARG1, ARG2) | Purpose: Performs a bitwise AND of the given vectors. Result value: The result is the bitwise AND of ARG1 and ARG2. | | | vector signed char vec_and (vector bool char, vector signed char); | | | vector signed char vec_and (vector signed char, vector bool char); | | | vector unsigned char vec_and (vector bool char, vector unsigned char); | | | vector unsigned char vec_and (vector unsigned char, vector bool char); | | | vector signed int vec_and (vector bool int, vector signed int); | | | vector signed int vec_and (vector signed int, vector bool int); | | | vector unsigned int vec_and (vector bool int, vector unsigned int); | | | vector unsigned int vec_and (vector unsigned int, vector bool int); | | Optional | vector signed long long vec_and (vector bool long long, vector signed long long); | | Optional | vector signed long long vec_and (vector signed long long, vector bool long long); | | Optional | vector unsigned long long vec_and (vector bool long long, vector unsigned long long); | | Optional | vector unsigned long long vec_and (vector unsigned long long, vector bool long long); | | | vector signed short vec_and (vector bool short, vector signed short); | | | vector signed short vec_and (vector signed short, vector bool short); | | | vector unsigned short vec_and (vector bool short, vector unsigned short); | | | vector unsigned short vec_and (vector unsigned short, vector bool short); | | | vector double vec_and (vector bool long long, vector double); | | | vector double vec_and (vector double, vector bool long long); | | | vector float vec_and (vector bool int, vector float); | | | vector float vec_and (vector float, vector bool int); | | VEC_ANDC(ARG1, ARG2) | Purpose: Performs a bitwise AND of the first argument and the bitwise complement of the second argument. Result value: The result is the bitwise AND of ARG1 with the bitwise complement of ARG2. | | | vector signed char vec_andc (vector bool char, vector signed char); | | | vector signed char vec_andc (vector signed char, vector bool char); | | | vector unsigned char vec_andc (vector bool char, vector unsigned char); | | | vector unsigned char vec_andc (vector unsigned char, vector bool char); | | | vector signed int vec_andc (vector bool int, vector signed int); | | | | Table A-8. Deprecated Power SIMD Interfaces (Page 3 of 9) | Group | Description of Deprecated POWER SIMD Prototypes | |---------------------|-----------------------------------------------------------------------------------------------------------------------| | | vector signed int vec_andc (vector signed int, vector bool int); | | | vector unsigned int vec_andc (vector bool int, vector unsigned int); | | | vector unsigned int vec_andc (vector unsigned int, vector bool int); | | Optional | vector signed long long vec_andc (vector bool long long, vector signed long long); | | Optional | vector signed long long vec_andc (vector signed long long, vector bool long long); | | Optional | vector unsigned long long vec_andc (vector bool long long, vector unsigned long long); | | Optional | vector unsigned long long vec_andc (vector unsigned long long, vector bool long long); | | | vector signed short vec_andc (vector bool short, vector signed short); | | | vector signed short vec_andc (vector signed short, vector bool short); | | | vector unsigned short vec_andc (vector bool short, vector unsigned short); | | | vector unsigned short vec_andc (vector unsigned short, vector bool short); | | | vector double vec_andc (vector bool long long, vector double); | | | vector double vec_andc (vector double, vector bool long long); | | | vector float vec_andc (vector bool int, vector float); | | | vector float vec_andc (vector float, vector bool int); | | VEC_EQV(ARG1, ARG2) | Purpose: Performs a bitwise XNOR of the given vectors. Result value: The result is the bitwise XNOR of ARG1 and ARG2. | | | vector signed char vec_eqv (vector bool char, vector signed char); | | | vector signed char vec_eqv (vector signed char, vector bool char); | | | vector unsigned char vec_eqv (vector bool char, vector unsigned char); | | | vector unsigned char vec_eqv (vector unsigned char, vector bool char); | | | vector signed int vec_eqv (vector bool int, vector signed int); | | | vector signed int vec_eqv (vector signed int, vector bool int); | | | vector unsigned int vec_eqv (vector bool int, vector unsigned int); | | | vector unsigned int vec_eqv (vector unsigned int, vector bool int); | | | vector signed long long vec_eqv (vector bool long long, vector signed long long); | | | vector signed long long vec_eqv (vector signed long long, vector bool long long); | | | vector unsigned long long vec_eqv (vector bool long long, vector unsigned long long); | | | vector unsigned long long vec_eqv (vector unsigned long long, vector bool long long); | | | vector signed short vec_eqv (vector bool short, vector signed short); | | | vector signed short vec_eqv (vector signed short, vector bool short); | | | | | | vector unsigned short vec_eqv (vector bool short, vector unsigned short); | Table A-8. Deprecated Power SIMD Interfaces (Page 4 of 9) | Group | Description of Deprecated POWER SIMD Prototypes | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_MAX(ARG1, ARG2) | Purpose Returns a vector containing the maximum value from each set of corresponding elements of the given vectors. Result value | | | The value of each element of the result is the maximum of the values of the corresponding elements of ARG1 and ARG2. | | | vector signed char vec_max (vector bool char, vector signed char); | | | vector signed char vec_max (vector signed char, vector bool char); | | | vector unsigned char vec_max (vector bool char, vector unsigned char); | | | vector unsigned char vec_max (vector unsigned char, vector bool char); | | | vector signed int vec_max (vector bool int, vector signed int); | | | vector signed int vec_max (vector signed int, vector bool int); | | | vector unsigned int vec_max (vector bool int, vector unsigned int); | | | vector unsigned int vec_max (vector unsigned int, vector bool int); | | | vector signed long long vec_max (vector bool long long, vector signed long long); | | | vector signed long long vec_max (vector signed long long, vector bool long long); | | | vector unsigned long long vec_max (vector bool long long, vector unsigned long long); | | | vector unsigned long long vec_max (vector unsigned long long, vector bool long long); | | | vector signed short vec_max (vector bool short, vector signed short); | | | vector signed short vec_max (vector signed short, vector bool short); | | | vector unsigned short vec_max (vector bool short, vector unsigned short); | | | vector unsigned short vec_max (vector unsigned short, vector bool short); | | VEC_MERGEH(ARG1, ARG2) | Purpose: Merges the most-significant halves of two vectors. Result value: Assume that the elements of each vector are numbered beginning with 0. The even-numbered elements of the result are taken, in order, from the elements in the most-significant 8 bytes of ARG1. The odd-numbered elements of the result are taken, in order, from the elements in the most-significant 8 bytes of ARG2. | | Optional | vector signed long long vec_mergeh (vector bool long long, vector signed long long); | | Optional | vector signed long long vec_mergeh (vector signed long long, vector bool long long); | | Optional | vector unsigned long long vec_mergeh (vector bool long long, vector unsigned long long); | | Optional | vector unsigned long long vec_mergeh (vector unsigned long long, vector bool long long); | | Optional | vector unsigned long long vec_mergeh (vector bool long long, vector unsigned long long); | | Optional | vector unsigned long long vec_mergeh (vector unsigned long long, vector bool long long); | | VEC_MERGEL(ARG1, ARG2) | Purpose: Merges the least-significant halves of two vectors. Result value: Assume that the elements of each vector are numbered beginning with 0. The even-numbered elements of the result are taken, in order, from the elements in the least-significant 8 bytes of ARG1. The odd-numbered elements of the result are taken, in order, from the elements in the least-significant 8 bytes of ARG2. | | Optional | vector signed long long vec_mergel (vector bool long long, vector signed long long); | Table A-8. Deprecated Power SIMD Interfaces (Page 5 of 9) | Group | Description of Deprecated POWER SIMD Prototypes | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Optional | vector signed long long vec_mergel (vector signed long long, vector bool long long); | | Optional | vector unsigned long long vec_mergel (vector bool long long, vector unsigned long long); | | Optional | vector unsigned long long vec_mergel (vector unsigned long long, vector bool long long); | | VEC_MIN(ARG1, ARG2) | Purpose: Returns a vector containing the minimum value from each set of corresponding elements of the giver vectors. Result value: The value of each element of the result is the minimum of the values of the corresponding elements of ARG1 and ARG2. | | | vector signed char vec_min (vector bool char, vector signed char); | | | vector signed char vec_min (vector signed char, vector bool char); | | | vector unsigned char vec_min (vector bool char, vector unsigned char); | | | vector unsigned char vec_min (vector unsigned char, vector bool char); | | | vector signed int vec_min (vector bool int, vector signed int); | | | vector signed int vec_min (vector signed int, vector bool int); | | | vector unsigned int vec_min (vector bool int, vector unsigned int); | | | vector unsigned int vec_min (vector unsigned int, vector bool int); | | | vector signed long long vec_min (vector signed long long, vector bool long long); | | | vector signed long long vec_min (vector bool long long, vector signed long long); | | | vector unsigned long long vec_min (vector unsigned long long, vector bool long long); | | | vector unsigned long long vec_min (vector bool long long, vector unsigned long long); | | | vector signed short vec_min (vector bool short, vector signed short); | | | vector signed short vec_min (vector signed short, vector bool short); | | | vector unsigned short vec_min (vector bool short, vector unsigned short); | | | vector unsigned short vec_min (vector unsigned short, vector bool short); | | VEC_NAND(ARG1, ARG2) | Purpose: Performs a bitwise NAND of the given vectors. Result value: The result is the bitwise NAND of ARG1 and ARG2. | | | vector signed char vec_nand (vector bool char, vector signed char); | | | vector signed char vec_nand (vector signed char, vector bool char); | | | vector unsigned char vec_nand (vector bool char, vector unsigned char); | | | vector unsigned char vec_nand (vector unsigned char, vector bool char); | | | vector signed int vec_nand (vector bool int, vector int); | | | vector signed int vec_nand (vector signed int, vector bool int); | | | vector unsigned int vec_nand (vector bool int, vector unsigned int); | | | vector unsigned int vec_nand (vector unsigned int, vector bool int); | | | vector signed long long vec_nand (vector bool long long, vector signed long long); | | | vector signed long long vec_nand (vector signed long long, vector bool long long); | | | | ## Table A-8. Deprecated Power SIMD Interfaces (Page 6 of 9) | Group | Description of Deprecated POWER SIMD Prototypes | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector unsigned long long vec_nand (vector bool long long, vector unsigned long long); | | | vector unsigned long long vec_nand (vector unsigned long long, vector bool long long); | | | vector signed short vec_nand (vector bool short, vector signed short); | | | vector signed short vec_nand (vector signed short, vector bool short); | | | vector unsigned short vec_nand (vector bool short, vector unsigned short); | | | vector unsigned short vec_nand (vector unsigned short, vector bool short); | | VEC_NOR(ARG1, ARG2) | Purpose: Performs a bitwise NOR of the given vectors. Result value: The result is the bitwise NOR of ARG1 and ARG2. | | Optional | vector signed long long vec_nor (vector bool long long, vector signed long long); | | Optional | vector signed long long vec_nor (vector signed long long, vector bool long long); | | Optional | vector unsigned long long vec_nor (vector bool long long, vector unsigned long long); | | Optional | vector unsigned long long vec_nor (vector unsigned long long, vector bool long long); | | VEC_OR(ARG1, ARG2) | Purpose: Performs a bitwise OR of the given vectors. Result value: The result is the bitwise OR of ARG1 and ARG2. | | | vector signed char vec_or (vector bool char, vector signed char); | | | vector signed char vec_or (vector signed char, vector bool char); | | | vector unsigned char vec_or (vector bool char, vector unsigned char); | | | vector unsigned char vec_or (vector unsigned char, vector bool char); | | | vector signed int vec_or (vector bool int, vector signed int); | | | vector signed int vec_or (vector signed int, vector bool int); | | | vector unsigned int vec_or (vector bool int, vector unsigned int); | | | vector unsigned int vec_or (vector unsigned int, vector bool int); | | Optional | vector signed long long vec_or (vector bool long long, vector signed long long); | | Optional | vector signed long long vec_or (vector signed long long, vector bool long long); | | Optional | vector unsigned long long vec_or (vector bool long long, vector unsigned long long); | | Optional | vector unsigned long long vec_or (vector unsigned long long, vector bool long long); | | | vector signed short vec_or (vector bool short, vector signed short); | | | vector signed short vec_or (vector signed short, vector bool short); | | | vector unsigned short vec_or (vector bool short, vector unsigned short); | | | vector unsigned short vec_or (vector unsigned short, vector bool short); | | VEC_ORC(ARG1, ARG2) | Purpose: Performs a bitwise OR of the first vector with the negated second vector. Result value: The result is the bitwise OR of ARG1 and the bitwise negation of ARG2. | | | vector signed char vec_orc (vector bool char, vector signed char); | Table A-8. Deprecated Power SIMD Interfaces (Page 7 of 9) | Group | Description of Deprecated POWER SIMD Prototypes | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed char vec_orc (vector signed char, vector bool char); | | | vector unsigned char vec_orc (vector bool char, vector unsigned char); | | | vector unsigned char vec_orc (vector unsigned char, vector bool char); | | | vector signed int vec_orc (vector bool int, vector signed int); | | | vector signed int vec_orc (vector int signed int, vector bool int); | | | vector unsigned int vec_orc (vector bool int, vector unsigned int); | | | vector unsigned int vec_orc (vector unsigned int, vector bool int); | | | vector signed long long vec_orc (vector bool long long, vector signed long long); | | | vector signed long long vec_orc (vector signed long long, vector bool long long); | | | vector unsigned long long vec_orc (vector bool long long, vector unsigned long long); | | | vector unsigned long long vec_orc (vector unsigned long long, vector bool long long); | | | vector signed short vec_orc (vector bool short, vector signed short); | | | vector signed short vec_orc (vector signed short, vector bool short); | | | vector unsigned short vec_orc (vector bool short, vector unsigned short); | | | vector unsigned short vec_orc (vector unsigned short, vector bool short); | | VEC_SRL(ARG1, ARG2) | Purpose: Right shifts a vector by a given number of bits. Result value: The result is the contents of ARG1, shifted right by the number of bits specified by the 3 least-signicant bits of ARG2. The bits that are shifted out are replaced by zeros. | | | vector bool char vec_srl (vector bool char, vector unsigned char); | | | vector bool char vec_srl (vector bool char, vector unsigned int); | | | vector bool char vec_srl (vector bool char, vector unsigned short); | | | vector bool int vec_srl (vector bool int, vector unsigned char); | | | vector bool int vec_srl (vector bool int, vector unsigned int); | | | vector bool int vec_srl (vector bool int, vector unsigned short); | | | vector bool short vec_srl (vector bool short, vector unsigned char); | | | vector bool short vec_srl (vector bool short, vector unsigned int); | | | vector bool short vec_srl (vector bool short, vector unsigned short); | | VEC_SUB(ARG1, ARG2) | Purpose: Returns a vector containing the result of subtracting each element of ARG2 from the corresponding element of ARG1. This function emulates the operation on long long vectors. Result value: The value of each element of the result is the result of subtracting the value of the corresponding ement of ARG2 from the value of the corresponding element of ARG1. The arithmetic is modular for integer vectors. | | | vector signed char vec_sub (vector bool char, vector signed char); | | | vector signed char vec_sub (vector signed char, vector bool char); | | | 3 | | | vector unsigned char vec_sub (vector bool char, vector unsigned char); | ## Table A-8. Deprecated Power SIMD Interfaces (Page 8 of 9) | Group | Description of Deprecated POWER SIMD Prototypes | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | vector signed int vec_sub (vector bool int, vector signed int); | | | vector signed int vec_sub (vector signed int, vector bool int); | | | vector unsigned int vec_sub (vector bool int, vector unsigned int); | | | vector unsigned int vec_sub (vector unsigned int, vector bool int); | | | vector signed long long vec_sub (vector bool long long, vector signed long long); | | | vector signed long long vec_sub (vector signed long long, vector bool long long); | | | vector unsigned long long vec_sub (vector bool long long, vector unsigned long long); | | | vector unsigned long long vec_sub (vector unsigned long long, vector bool long long); | | | vector signed short vec_sub (vector bool short, vector signed short); | | | vector signed short vec_sub (vector signed short, vector bool short); | | VEC_SUBS(ARG1, ARG2) | Purpose: Returns a vector containing the saturated differences of each set of corresponding elements of the given vectors. Result value: The value of each element of the result is the saturated result of subtracting the value of the corresponding element of ARG2 from the value of the corresponding element of ARG1. | | | vector signed char vec_subs (vector bool char, vector signed char); | | | vector signed char vec_subs (vector signed char, vector bool char); | | | vector unsigned char vec_subs (vector bool char, vector unsigned char); | | | vector unsigned char vec_subs (vector unsigned char, vector bool char); | | | vector signed int vec_subs (vector bool int, vector signed int); | | | vector signed int vec_subs (vector signed int, vector bool int); | | | vector unsigned int vec_subs (vector bool int, vector unsigned int); | | | vector unsigned int vec_subs (vector unsigned int, vector bool int); | | | vector signed short vec_subs (vector bool short, vector signed short); | | | vector signed short vec_subs (vector signed short, vector bool short); | | | vector unsigned short vec_subs (vector bool short, vector unsigned short); | | | vector unsigned short vec_subs (vector unsigned short, vector bool short); | | VEC_VCLZ(ARG1) | Purpose: Returns a vector containing the number of most-significant bits equal to 0 of each corresponding ment of the given vector. Result value: The value of each element of the result is the sum of the corresponding single-precision floating-precision floati | | | Deprecated: The preferred form of this vector built-in function is vec_ctlz. | | | vector signed char vec_vclz (vector signed char); | | | vector unsigned char vec_vclz (vector unsigned char); | | | vector signed int vec_vclz (vector signed int); | | | vector unsigned int vec_vclz (vector unsigned int); | | | vector signed long long vec_vclz (vector signed long long); | ### Table A-8. Deprecated Power SIMD Interfaces (Page 9 of 9) | Group | Description of Deprecated POWER SIMD Prototypes | |---------------------|---------------------------------------------------------------------------------------------------------------------| | | vector unsigned long long vec_vclz (vector unsigned long long); | | | vector signed short vec_vclz (vector signed short); | | | vector unsigned short vec_vclz (vector unsigned short); | | VEC_XOR(ARG1, ARG2) | Purpose: Performs a bitwise XOR of the given vectors. Result value: The result is the bitwise XOR of ARG1 and ARG2. | | | vector signed char vec_xor (vector bool char, vector signed char); | | | vector signed char vec_xor (vector signed char, vector bool char); | | | vector unsigned char vec_xor (vector bool char, vector unsigned char); | | | vector unsigned char vec_xor (vector unsigned char, vector bool char); | | | vector signed int vec_xor (vector bool int, vector signed int); | | | vector signed int vec_xor (vector signed int, vector bool int); | | | vector unsigned int vec_xor (vector bool int, vector unsigned int); | | | vector unsigned int vec_xor (vector unsigned int, vector bool int); | | Optional | vector signed long long vec_xor (vector bool long long, vector signed long long); | | Optional | vector signed long long vec_xor (vector signed long long, vector bool long long); | | Optional | vector unsigned long long vec_xor (vector bool long long, vector unsigned long long); | | Optional | vector unsigned long long vec_xor (vector unsigned long long, vector bool long long); | | | vector signed short vec_xor (vector bool short, vector signed short); | | | vector signed short vec_xor (vector signed short, vector bool short); | | | vector unsigned short vec_xor (vector bool short, vector unsigned short); | | | vector unsigned short vec_xor (vector unsigned short, vector bool short); | # Table A-9. Deprecated Predicates (Page 1 of 8) | Group | Description of Deprecated Predicate Prototypes | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_ALL_EQ(ARG1,<br>ARG2) | Purpose: Tests whether all sets of corresponding elements of the given vectors are equal. Result value: The result is 1 if each element of ARG1 is equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_all_eq (vector bool char, vector signed char); | | | int vec_all_eq (vector bool char, vector unsigned char); | | | int vec_all_eq (vector signed char, vector bool char); | | | int vec_all_eq (vector unsigned char, vector bool char); | | | int vec_all_eq (vector bool int, vector signed int); | | | int vec_all_eq (vector bool int, vector unsigned int); | | | int vec_all_eq (vector signed int, vector bool int); | | | int vec_all_eq (vector unsigned int, vector bool int); | ## Table A-9. Deprecated Predicates (Page 2 of 8) | Group | Description of Deprecated Predicate Prototypes | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | int vec_all_eq (vector bool long long, vector signed long long); | | | int vec_all_eq (vector bool long long, vector unsigned long long); | | | int vec_all_eq (vector signed long long, vector bool long long); | | | int vec_all_eq (vector unsigned long long, vector bool long long); | | | int vec_all_eq (vector bool short, vector signed short); | | | int vec_all_eq (vector bool short, vector unsigned short); | | | int vec_all_eq (vector signed short, vector bool short); | | | int vec_all_eq (vector unsigned short, vector bool short); | | VEC_ALL_GE(ARG1,<br>ARG2) | Purpose: Tests whether all elements of the first argument are greater than or equal to the corresponding elements the second argument. Result value: The result is 1 if all elements of ARG1 are greater than or equal to the corresponding elements of ARG2 Otherwise, the result is 0. | | | int vec_all_ge (vector bool char, vector signed char); | | | int vec_all_ge (vector bool char, vector unsigned char); | | | int vec_all_ge (vector signed char, vector bool char); | | | int vec_all_ge (vector unsigned char, vector bool char); | | | int vec_all_ge (vector bool int, vector signed int); | | | int vec_all_ge (vector bool int, vector unsigned int); | | | int vec_all_ge (vector signed int, vector bool int); | | | int vec_all_ge (vector unsigned int, vector bool int); | | | int vec_all_ge (vector bool long long, vector signed long long); | | | int vec_all_ge (vector bool long long, vector unsigned long long); | | | int vec_all_ge (vector signed long long, vector bool long long); | | | int vec_all_ge (vector unsigned long long, vector bool long long); | | | int vec_all_ge (vector bool short, vector signed short); | | | int vec_all_ge (vector bool short, vector unsigned short); | | | int vec_all_ge (vector signed short, vector bool short); | | | int vec_all_ge (vector unsigned short, vector bool short); | | VEC_ALL_GT(ARG1,<br>ARG2) | Purpose: Tests whether all elements of the first argument are greater than the corresponding elements of the sec argument. Result value: The result is 1 if all elements of ARG1 are greater than the corresponding elements of ARG2. Otherwise, result is 0. | | | int vec_all_gt (vector bool char, vector signed char); | | | int vec_all_gt (vector bool char, vector unsigned char); | | | int vec_all_gt (vector signed char, vector bool char); | | | int vec_all_gt (vector unsigned char, vector bool char); | Table A-9. Deprecated Predicates (Page 3 of 8) | Group | Description of Deprecated Predicate Prototypes | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | int vec_all_gt (vector bool int, vector signed int); | | | int vec_all_gt (vector bool int, vector unsigned int); | | | int vec_all_gt (vector signed int, vector bool int); | | | int vec_all_gt (vector unsigned int, vector bool int); | | | int vec_all_gt (vector bool long long, vector signed long long); | | | int vec_all_gt (vector bool long long, vector unsigned long long); | | | int vec_all_gt (vector signed long long, vector bool long long); | | | int vec_all_gt (vector unsigned long long, vector bool long long); | | | int vec_all_gt (vector bool short, vector signed short); | | | int vec_all_gt (vector bool short, vector unsigned short); | | | int vec_all_gt (vector signed short, vector bool short); | | | int vec_all_gt (vector unsigned short, vector bool short); | | VEC_ALL_LE(ARG1,<br>ARG2) | Purpose: Tests whether all elements of the first argument are less than or equal to the corresponding elements of the second argument. Result value: The result is 1 if all elements of ARG1 are less than or equal to the corresponding elements of ARG2. Other | | | wise, the result is 0. | | | int vec_all_le (vector bool char, vector signed char); | | | int vec_all_le (vector bool char, vector unsigned char); | | | int vec_all_le (vector signed char, vector bool char); | | | int vec_all_le (vector unsigned char, vector bool char); | | | int vec_all_le (vector bool int, vector signed int); | | | int vec_all_le (vector bool int, vector unsigned int); | | | int vec_all_le (vector signed int, vector bool int); | | | int vec_all_le (vector unsigned int, vector bool int); | | | int vec_all_le (vector bool long long, vector signed long long); | | | int vec_all_le (vector bool long long, vector unsigned long long); | | | int vec_all_le (vector signed long long, vector bool long long); | | | int vec_all_le (vector unsigned long long, vector bool long long); | | | int vec_all_le (vector bool short, vector signed short); | | | int vec_all_le (vector bool short, vector unsigned short); | | | int vec_all_le (vector signed short, vector bool short); | | | int vec_all_le (vector unsigned short, vector bool short); | | VEC_ALL_LT(ARG1,<br>ARG2) | Purpose: Tests whether all elements of the first argument are less than the corresponding elements of the second argument. Result value: | | | The result is 1 if all elements of ARG1 are less than the corresponding elements of ARG2. Otherwise, the result is 0. | ## Table A-9. Deprecated Predicates (Page 4 of 8) | Group | Description of Deprecated Predicate Prototypes | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | int vec_all_lt (vector bool char, vector signed char); | | | int vec_all_lt (vector bool char, vector unsigned char); | | | int vec_all_lt (vector signed char, vector bool char); | | | int vec_all_lt (vector unsigned char, vector bool char); | | | int vec_all_lt (vector bool int, vector signed int); | | | int vec_all_lt (vector bool int, vector unsigned int); | | | int vec_all_lt (vector signed int, vector bool int); | | | int vec_all_lt (vector unsigned int, vector bool int); | | | int vec_all_lt (vector bool long long, vector signed long long); | | | int vec_all_lt (vector bool long long, vector unsigned long long); | | | int vec_all_lt (vector signed long long, vector bool long long); | | | int vec_all_lt (vector unsigned long long, vector bool long long); | | | int vec_all_lt (vector bool short, vector signed short); | | | int vec_all_lt (vector bool short, vector unsigned short); | | | int vec_all_lt (vector signed short, vector bool short); | | | int vec_all_lt (vector unsigned short, vector bool short); | | VEC_ALL_NE(ARG1,<br>ARG2) | Purpose: Tests whether all sets of corresponding elements of the given vectors are not equal. Result value: The result is 1 if each element of ARG1 is not equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_all_ne (vector bool char, vector signed char); | | | int vec_all_ne (vector bool char, vector unsigned char); | | | int vec_all_ne (vector signed char, vector bool char); | | | int vec_all_ne (vector unsigned char, vector bool char); | | | int vec_all_ne (vector bool int, vector signed int); | | | int vec_all_ne (vector bool int, vector unsigned int); | | | int vec_all_ne (vector signed int, vector bool int); | | | int vec_all_ne (vector unsigned int, vector bool int); | | | int vec_all_ne (vector bool long long, vector signed long long); | | | int vec_all_ne (vector bool long long, vector unsigned long long); | | | int vec_all_ne (vector signed long long, vector bool long long); | | | int vec_all_ne (vector unsigned long long, vector bool long long); | | | int vec_all_ne (vector bool short, vector signed short); | | | int vec_all_ne (vector bool short, vector unsigned short); | | | int vec_all_ne (vector signed short, vector bool short); | | | int vec_all_ne (vector unsigned short, vector bool short); | Table A-9. Deprecated Predicates (Page 5 of 8) | Group | Description of Deprecated Predicate Prototypes | |---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VEC_ANY_EQ(ARG1,<br>ARG2) | Purpose: Tests whether any set of corresponding elements of the given vectors are equal. Result value: The result is 1 if any element of ARG1 is equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_any_eq (vector bool char, vector signed char); | | | int vec_any_eq (vector bool char, vector unsigned char); | | | int vec_any_eq (vector signed char, vector bool char); | | | int vec_any_eq (vector unsigned char, vector bool char); | | | int vec_any_eq (vector bool int, vector signed int); | | | int vec_any_eq (vector bool int, vector unsigned int); | | | int vec_any_eq (vector signed int, vector bool int); | | | int vec_any_eq (vector unsigned int, vector bool int); | | | int vec_any_eq (vector bool long long, vector signed long long); | | | int vec_any_eq (vector bool long long, vector unsigned long long); | | | int vec_any_eq (vector signed long long, vector bool long long); | | | int vec_any_eq (vector unsigned long long, vector bool long long); | | | int vec_any_eq (vector bool short, vector signed short); | | | int vec_any_eq (vector bool short, vector unsigned short); | | | int vec_any_eq (vector signed short, vector bool short); | | | int vec_any_eq (vector unsigned short, vector bool short); | | VEC_ANY_GE(ARG1,<br>ARG2) | Purpose: Tests whether any element of the first argument is greater than or equal to the corresponding element of t second argument. Result value: The result is 1 if any element of ARG1 is greater than or equal to the corresponding element of ARG2. Of erwise, the result is 0. | | | int vec_any_ge (vector bool char, vector signed char); | | | int vec_any_ge (vector bool char, vector unsigned char); | | | int vec_any_ge (vector signed char, vector bool char); | | | int vec_any_ge (vector unsigned char, vector bool char); | | | int vec_any_ge (vector bool int, vector signed int); | | | int vec_any_ge (vector bool int, vector unsigned int); | | | int vec_any_ge (vector signed int, vector bool int); | | | int vec_any_ge (vector unsigned int, vector bool int); | | | int vec_any_ge (vector bool long long, vector signed long long); | | | int vec_any_ge (vector bool long long, vector unsigned long long); | | | int vec_any_ge (vector signed long long, vector bool long long); | | | int vec_any_ge (vector unsigned long long, vector bool long long); | | | int vec_any_ge (vector bool short, vector signed short); | ## Table A-9. Deprecated Predicates (Page 6 of 8) | Group | Description of Deprecated Predicate Prototypes | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | int vec_any_ge (vector bool short, vector unsigned short); | | | int vec_any_ge (vector signed short, vector bool short); | | | int vec_any_ge (vector unsigned short, vector bool short); | | VEC_ANY_GT(ARG1,<br>ARG2) | Purpose: Tests whether any element of the first argument is greater than the corresponding element of the second argument. Result value: The result is 1 if any element of ARG1 is greater than the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_any_gt (vector bool char, vector signed char); | | | int vec_any_gt (vector bool char, vector unsigned char); | | | int vec_any_gt (vector signed char, vector bool char); | | | int vec_any_gt (vector unsigned char, vector bool char); | | | int vec_any_gt (vector bool int, vector signed int); | | | int vec_any_gt (vector bool int, vector unsigned int); | | | int vec_any_gt (vector signed int, vector bool int); | | | int vec_any_gt (vector unsigned int, vector bool int); | | | int vec_any_gt (vector bool long long, vector signed long long); | | | int vec_any_gt (vector bool long long, vector unsigned long long); | | | int vec_any_gt (vector signed long long, vector bool long long); | | | int vec_any_gt (vector unsigned long long, vector bool long long); | | | int vec_any_gt (vector bool short, vector signed short); | | | int vec_any_gt (vector bool short, vector unsigned short); | | | int vec_any_gt (vector signed short, vector bool short); | | | int vec_any_gt (vector unsigned short, vector bool short); | | VEC_ANY_LE(ARG1,<br>ARG2) | Purpose: Tests whether any element of the first argument is less than or equal to the corresponding element of the second argument. Result value: The result is 1 if any element of ARG1 is less than or equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_any_le (vector bool char, vector signed char); | | | int vec_any_le (vector bool char, vector unsigned char); | | | int vec_any_le (vector signed char, vector bool char); | | | int vec_any_le (vector unsigned char, vector bool char); | | | int vec_any_le (vector bool int, vector signed int); | | | int vec_any_le (vector bool int, vector unsigned int); | | | int vec_any_le (vector signed int, vector bool int); | | | · · · · · · · · · · · · · · · · · | | | int vec_any_le (vector unsigned int, vector bool int); | Table A-9. Deprecated Predicates (Page 7 of 8) | Group | Description of Deprecated Predicate Prototypes | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | int vec_any_le (vector bool long long, vector unsigned long long); | | | int vec_any_le (vector signed long long, vector bool long long); | | | int vec_any_le (vector unsigned long long, vector bool long long); | | | int vec_any_le (vector bool short, vector signed short); | | | int vec_any_le (vector bool short, vector unsigned short); | | | int vec_any_le (vector signed short, vector bool short); | | | int vec_any_le (vector unsigned short, vector bool short); | | VEC_ANY_LT(ARG1,<br>ARG2) | Purpose: Tests whether any element of the first argument is less than the corresponding element of the second a ment. Result value: The result is 1 if any element of ARG1 is less than the corresponding element of ARG2. Otherwise, the re is 0. | | | int vec_any_lt (vector bool char, vector signed char); | | | int vec_any_lt (vector bool char, vector unsigned char); | | | int vec_any_lt (vector signed char, vector bool char); | | | int vec_any_lt (vector unsigned char, vector bool char); | | | int vec_any_lt (vector bool int, vector signed int); | | | int vec_any_lt (vector bool int, vector unsigned int); | | | int vec_any_lt (vector signed int, vector bool int); | | | int vec_any_lt (vector unsigned int, vector bool int); | | | int vec_any_lt (vector bool long long, vector signed long long); | | | int vec_any_lt (vector bool long long, vector unsigned long long); | | | int vec_any_lt (vector signed long long, vector bool long long); | | | int vec_any_lt (vector unsigned long long, vector bool long long); | | | int vec_any_lt (vector bool short, vector signed short); | | | int vec_any_lt (vector bool short, vector unsigned short); | | | int vec_any_lt (vector signed short, vector bool short); | | | int vec_any_lt (vector unsigned short, vector bool short); | | VEC_ANY_NE(ARG1,<br>ARG2) | Purpose: Tests whether any set of corresponding elements of the given vectors are not equal. Result value: The result is 1 if any element of ARG1 is not equal to the corresponding element of ARG2. Otherwise, the result is 0. | | | int vec_any_ne (vector bool char, vector signed char); | | | int vec_any_ne (vector bool char, vector unsigned char); | | | int vec_any_ne (vector signed char, vector bool char); | | | int vec_any_ne (vector unsigned char, vector bool char); | | | int vec_any_ne (vector bool int, vector signed int); | | | int vec_any_ne (vector bool int, vector unsigned int); | ## Table A-9. Deprecated Predicates (Page 8 of 8) | Group | Description of Deprecated Predicate Prototypes | |-------|--------------------------------------------------------------------| | | int vec_any_ne (vector signed int, vector bool int); | | | int vec_any_ne (vector unsigned int, vector bool int); | | | int vec_any_ne (vector bool long long, vector signed long long); | | | int vec_any_ne (vector bool long long, vector unsigned long long); | | | int vec_any_ne (vector signed long long, vector bool long long); | | | int vec_any_ne (vector unsigned long long, vector bool long long); | | | int vec_any_ne (vector bool short, vector signed short); | | | int vec_any_ne (vector bool short, vector unsigned short); | | | int vec_any_ne (vector signed short, vector bool short); | | | int vec_any_ne (vector unsigned short, vector bool short); | # Glossary ABI Application binary interface BE Big-endian CR Condition Register DP Double precision DSO Dynamic shared object DTV Dynamic thread vector DWARF Debug with arbitrary record format ELF Executable and Linking Format FPSCR Floating-Point Status and Control Register GOT Global offset table GPR General Purpose Register IEC International Electrotechnical Commission IEEE Institute of Electrical and Electronics Engineers INF Infinity ISA Instruction Set Architecture ISO International Organization for Standardization LE Little-endian LR Link Register NaN Not-a-Number PIC Position-independent code PIE Position-independent executable PLT Procedure linkage table PMR Performance Monitor Registers SIMD Single instruction, multiple data SP Stack pointer SPR Special Purpose Register TCB Thread control block TLS Thread local storage ### Specification ### OpenPOWER ABI for Linux Supplement Power Architecture 64-Bit ELF V2 ABI **Advance** TOC Table of contents TP Thread pointer ULP Unit of least precision VMX Vector multimedia extension VSCR Vector Status and Control Register VSX Vector scalar extension